Using Quasi-EZ-NAND Flash Memory to Build Large-Capacity Solid-State Drives in Computing Systems

被引:2
|
作者
Pan, Yangyang [1 ]
Dong, Guiqiang [1 ]
Xie, Ningde [2 ]
Zhang, Tong [1 ]
机构
[1] Rensselaer Polytech Inst, Dept Elect Comp & Syst Engn, Troy, NY 12180 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
基金
美国国家科学基金会;
关键词
Flash memory; solid-state drive (SSD); ECC; LDPC; INTERFERENCE; ARCHITECTURE;
D O I
10.1109/TC.2012.54
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Future flash-based solid-state drives (SSDs) must employ increasingly powerful error correction code (ECC) and digital signal processing (DSP) techniques to compensate the negative impact of technology scaling on NAND flash memory device reliability. Currently, all the ECC and DSP functions are implemented in a central SSD controller. However, the use of more powerful ECC and DSP makes such design practice subject to significant speed performance degradation and complicated controller implementation. An EZ-NAND (Error Zero NAND) flash memory design strategy is emerging in the industry, which moves all the ECC and DSP functions to each memory chip. Although EZ-NAND flash can simplify controller design and achieve high system speed performance, its high silicon cost may not be affordable for large-capacity SSDs in computing systems. We propose a quasi-EZ-NAND design strategy that hierarchically distributes ECC and DSP functions on both NAND flash memory chips and the central SSD controller. Compared with EZ-NAND design concept, it can maintain almost the same speed performance while reducing silicon cost overhead. Assuming the use of low-density parity-check (LDPC) code and postcompensation DSP technique, trace-based simulations show that SSDs using quasi-EZ-NAND flash can realize almost the same speed as SSDs using EZ-NAND flash, and both can reduce the average SSD response time by over 90 percent compared with conventional design practice. Silicon design at 65 nm node shows that quasi-EZ-NAND can reduce the silicon cost overhead by up to 44 percent compared with EZ-NAND.
引用
收藏
页码:1051 / 1057
页数:7
相关论文
共 36 条
  • [1] Reliability of Solid-State Drives Based on NAND Flash Memory
    Mielke, Neal R.
    Frickey, Roberte.
    Kalastirsky, Ivan
    Quan, Minyan
    Ustinov, Dmitry
    Vasudevan, Venkatesh J.
    PROCEEDINGS OF THE IEEE, 2017, 105 (09) : 1725 - 1750
  • [2] Storage Class Memory & NAND Flash Memory Hybrid Solid-State Drives (SSD)
    Takeuchi, Ken
    NONVOLATILE MEMORIES 2, 2013, 58 (05): : 3 - 8
  • [3] FlashSim: A Simulator for NAND Flash-based Solid-State Drives
    Kim, Youngjae
    Tauras, Brendan
    Gupta, Aayush
    Urgaonkar, Bhuvan
    SIMUL: 2009 FIRST INTERNATIONAL CONFERENCE ON ADVANCES IN SYSTEM SIMULATION, 2009, : 125 - 131
  • [4] Comprehensive Comparison of 3D-TSV Integrated Solid-State Drives (SSDs) with Storage Class Memory and NAND Flash Memory
    Hachiya, Shogo
    Onagi, Takahiro
    Ning, Sheyang
    Takeuchi, Ken
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [5] Hybrid solid-state disks: Combining heterogeneous NAND flash in large SSDs
    Chang, Li-Pin
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 369 - 374
  • [6] Internal Parallelism of Flash Memory-Based Solid-State Drives
    Chen, Feng
    Hou, Binbing
    Lee, Rubao
    ACM TRANSACTIONS ON STORAGE, 2016, 12 (03)
  • [7] Comparing the Reliability of Solid-State Drives Based on TLC and QLC NAND Flash Memories (Invited)
    Frickey, Robert
    Doller, Joseph
    Norton, Robert
    Sancho, Roman
    Sayyad, Rakhshanda
    Ustinov, Dmitry
    Wang, Raymond
    Xu, Harvey
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [8] 3D NAND Memory and Its Application in Solid-State Drives: Architecture, Reliability, Flash Management Techniques, and Current Trends
    Li Y.
    IEEE Solid-State Circuits Magazine, 2020, 12 (04): : 56 - 65
  • [9] Exploiting Free Silicon for Energy-Efficient Computing Directly in NAND Flash-based Solid-State Storage Systems
    Li, Peng
    Gomez, Kevin
    Lilja, David J.
    2013 IEEE CONFERENCE ON HIGH PERFORMANCE EXTREME COMPUTING (HPEC), 2013,
  • [10] Ferroelectric(Fe)-NAND Flash Memory with Non-volatile Page Buffer for Data Center Application Enterprise Solid-State Drives (SSD)
    Hatanaka, Teruyoshi
    Yajima, Ryoji
    Horiuchi, Takeshi
    Wang, Shouyu
    Zhang, Xizhen
    Takahashi, Mitsue
    Sakai, Shigeki
    Takeuchi, Ken
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 78 - 79