Capacitance-voltage study of silicon-on-insulator structure with an ultrathin buried SiO2 layer fabricated by wafer bonding

被引:18
|
作者
Ishikawa, Y
Makita, S
Zhang, JH
Tsuchiya, T
Tabe, M
机构
[1] Shizuoka Univ, Elect Res Inst, Hamamatsu, Shizuoka 4328011, Japan
[2] Shimane Univ, Matsue, Shimane 6908504, Japan
来源
关键词
SOI; ultrathin buried oxide; wafer bonding; direct tunneling; C-V;
D O I
10.1143/JJAP.38.L789
中图分类号
O59 [应用物理学];
学科分类号
摘要
A silicon-on-insulator (SOI) structure with a thin (typically 20 nm) Si layer and an ultrathin (2 nm) thermally grown buried SiO2 layer, which is a key structure in novel Si devices, was fabricated in our laboratory by a wafer bonding technique. Transmission electron microscope observation revealed that the ultrathin buried oxide layer is continuous and uniform in thickness. For the SOI samples, the effect of direct carrier tunneling through the buried oxide was studied by capacitance-voltage (C-V) measurements. The resultant C-V characteristics were found to be determined by the tunneling probability of carriers through the buried oxide, and band bending in the SOI layer
引用
收藏
页码:L789 / L791
页数:3
相关论文
共 50 条
  • [31] Silicon micro-cantilever chemical sensors fabricated in double-layer silicon-on-insulator (SOI) wafer
    Chen, Chuanzhao
    Chen, Ying
    Xu, Pengcheng
    Li, Xinxin
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2016, 22 (08): : 1959 - 1965
  • [32] Improvements in the quasi-static capacitance-voltage characterization of semiconductor-insulator interface states (Si/SiO2)
    Gulyaev I.B.
    Zhdan A.G.
    Kukharskaya N.F.
    Tikhonov R.D.
    Chucheva G.V.
    [J]. Russian Microelectronics, 2004, 33 (4) : 224 - 235
  • [33] Traps at the bonded SI/SIO2 interface in silicon-on-insulator structures
    Antonova, IV
    Stano, J
    Nikolaev, DV
    Naumova, OV
    Popov, VP
    Skuratov, VA
    [J]. SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 64 - 69
  • [34] Time-resolved photoluminescence and capacitance-voltage analysis of the neutral vacancy defect in silicon implanted SiO2 on silicon substrate
    Lin, GR
    Lin, CJ
    Yu, KC
    [J]. JOURNAL OF APPLIED PHYSICS, 2004, 96 (05) : 3025 - 3027
  • [35] The formation mechanism of globally biaxial strain in He+ implanted silicon-on-insulator wafer based on the plastic deformation and smooth sliding of buried SiO2 film
    Miao, Dongming
    Wu, Shujing
    Dai, Xianying
    Zhao, Tianlong
    Hao, Yue
    [J]. APPLIED PHYSICS LETTERS, 2018, 113 (22)
  • [36] Time-resolved photoluminescence and capacitance-voltage analysis of the neutral vacancy defect in silicon implanted SiO2 on silicon substrate
    Lin, Gong-Ru
    Lin, Chun-Jung
    Yu, Kuo-Chen
    [J]. Journal of Applied Physics, 2004, 96 (05): : 3025 - 3027
  • [38] Analyses of high frequency capacitance-voltage characteristics of metal-ferroelectrics-insulator-silicon structure
    Kanashima, T
    Okuyama, M
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (4A): : 2044 - 2048
  • [39] Surface assessment after removing III-V layer on III-V/silicon-on-insulator wafer fabricated by plasma activated bonding
    Suzuki, Junichi
    Hayashi, Yusuke
    Kuno, Yuki
    Kang, JoonHyun
    Amemiya, Tomohiro
    Nishiyama, Nobuhiko
    Arai, Shigehisa
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (11)
  • [40] Room Temperature SiO2 wafer bonding by adhesion layer method
    Kondou, Ryuichi
    Suga, Adatomo
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 2165 - 2170