The end of the CMOS roadmap - new landscape beyond

被引:12
|
作者
Risch, L [1 ]
机构
[1] Infineon Technol Corp Res, D-81730 Munich, Germany
关键词
MOSFET; silicon; CMOS; limits; single electron devices;
D O I
10.1016/S0928-4931(01)00419-2
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Reduction of feature sizes for semiconductor devices continues according to Moore's law in order to achieve higher integration densities, higher speed, lower power consumption and lower costs. The latest ITRS roadmap 99 describes in detail the target values for scaling of CMOS down to 35 nm in the year 2014, which is the mainstream technology for logic and memory. Many challenges have to be addressed for the CMOS nodes below 100 nm regarding lithography. metallisation, power dissipation, circuit design and also for the device, but this is more a performance issue than a limitation from basic physical laws. Therefore, novel architectures for MOSFETs are needed. to improve again the electrical characteristics and thus pave the way to much smaller transistors than expected in the past. The 25-nm CMOS seems to be feasible using very thin silicon substrates on insulator. Further improvements down to 10 nm are very likely with two gates for the control of the charge carriers. Thus, it is predicted that CMOS will not end with today's roadmap at 35 nm or even before, but will continue with non-bulk devices and fully depleted channels. Finally, these ultimate MOSFETs are compared with single electronics. Both have a similar device structure and seem to converge for nanometer channel length and width. But for circuit applications the small MOSFET operating with few electrons will be preferred, due to faster switching speed and less tolerances. (C) 2002 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:363 / 368
页数:6
相关论文
共 50 条
  • [31] Beyond the silicon roadmap
    Neil Mathur
    Nature, 2002, 419 : 573 - 575
  • [32] Beyond-CMOS roadmap-from Boolean logic to neuro-inspired computing
    Chen, An
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SM)
  • [33] Requirements for ultra-thin-film devices and new materials on CMOS Roadmap
    Fenouillet-Beranger, C
    Skotnicki, T
    Monfray, S
    Carriere, N
    Boeuf, F
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 145 - 146
  • [34] Requirements for ultra-thin-film devices and new materials for the CMOS roadmap
    Fenouillet-Beranger, C
    Skotnicki, T
    Monfray, S
    Carriere, N
    Boeuf, F
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 961 - 967
  • [35] Roadmap for 22 nm and beyond
    Iwai, H.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1520 - 1528
  • [36] Nanotechnology - Beyond the silicon roadmap
    Mathur, N
    NATURE, 2002, 419 (6907) : 573 - +
  • [37] Shaping the future of nanoelectronics beyond the Si roadmap with new materials and devices
    Heyns, Marc
    Bellenger, Florence
    Brammertz, Guy
    Caymax, Matty
    Cantoro, Mirco
    De Gendt, Stefan
    De Jaeger, Brice
    Delabie, Annelies
    Eneman, Geert
    Groeseneken, Guido
    Hellings, Geert
    Houssa, Michel
    Iacopi, Francesca
    Leonelli, Daniele
    Lin, Dennis
    Magnus, Wim
    Martens, Koen
    Merckling, Clement
    Meuris, Marc
    Mitard, Jerome
    Penaud, Julien
    Pourtois, Geoffrey
    Scarrozza, Marc
    Simoen, Eddy
    Soree, Bart
    Van Elshocht, Sven
    Vandenberghe, William
    Vandooren, Anne
    Vereecke, Philippe
    Verhulst, Anne
    Wang, Wei-E
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640
  • [38] TCAD study on gate-all-around cylindrical (GAAC) transistor for CMOS scaling to the end of the roadmap
    Xiao, Deyuan
    Wang, Xi
    Yu, Yuehui
    Chen, Jing
    Zhang, Miao
    Xue, Zhongying
    Luo, Jiexin
    MICROELECTRONICS JOURNAL, 2009, 40 (12) : 1766 - 1771
  • [39] New report examines challenges of CMOS extension and beyond
    不详
    MICRO, 2004, 22 (08): : 18 - +
  • [40] CMOS and beyond
    Tsui, R
    Siragusa, L
    Goronkin, H
    COMPTES RENDUS DE L ACADEMIE DES SCIENCES SERIE IV PHYSIQUE ASTROPHYSIQUE, 2000, 1 (07): : 875 - 883