A Compact Drain Current Model for Thin-Film Transistor Under Bias Stress Condition

被引:3
|
作者
Garcia, Rodolfo [1 ]
Mejia, Israel [2 ]
Tinoco, Julio [3 ]
Ezequiel Molinar-Solis, Jesus [4 ]
Morales, Alejandra [1 ]
Aleman, Miguel [5 ]
Sandoval, Sergio [4 ]
Quevedo-Lopez, Manuel A. [2 ]
机构
[1] Univ Autonoma Estado Mexico, Univ Ctr UAEM Ecatepec, Ecatepec De Morelos 55020, Mexico
[2] Univ Texas Dallas, Dept Mat Sci & Engn, Richardson, TX 75080 USA
[3] Univ Veracruzana, Micro & Nanotechnol Res Ctr, Boca Del Rio 94294, Mexico
[4] Inst Tecnol Ciudad Guzman, Guzman 49100, Mexico
[5] Inst Politecn Nacl, Mexico City Cdmx 07738, Mexico
基金
美国国家科学基金会;
关键词
Bias stress; channel conductivity; current instability; modeling; thin-film transistor (TFT); trapped charge; DEGRADATION; INSTABILITY; CIRCUIT; TFTS;
D O I
10.1109/TED.2018.2818694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several basic thin-film transistor (TFT) models have been developed to describe the electrical characteristics of the device, most of them only considering the fundamental instability effects during static mode operation. However, representing the dynamic behavior is also a major concern for circuit design due to the electrical stress changes over time. Under this scenario, empirical models have been previously demonstrated to reproduce the current instability effects under specific conditions, but they do not consider in detail the phenomena taking place when the TFT is under dynamic electrical stress. In this paper, a new semianalytical model is presented to describe the dynamical behavior of the TFT under stress. This model considers the impact of the negative charge trapped at interfacial states as well as the mobility degradation. To validate the model, we compare the results with experimental measurements from our group, (using CdS TFT), and other semiconductor TFTs (a-Si: H, SnO, IZO, and IGZO) reported by other authors.
引用
收藏
页码:1803 / 1809
页数:7
相关论文
共 50 条
  • [1] Investigation on the electrical characteristics of a pentacene thin-film transistor and its reliability under positive drain bias stress
    Fan, Ching-Lin
    Chiu, Ping-Cheng
    Lin, Yu-Zuo
    Yang, Tsung-Hsien
    Chiang, Chin-Yuan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (12)
  • [2] Compact Model for Organic Thin-Film Transistor
    Li, Ling
    Marien, Hagen
    Genoe, Jan
    Steyaert, Michiel
    Heremans, Paul
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (03) : 210 - 212
  • [3] Reduction of Gate-Induced Drain Leakage Current of Polycrystalline Silicon Thin-Film Transistor by Drain Bias Sweeping
    Zhang, Dongli
    Wang, Mingxing
    Wang, Huaisheng
    Wu, Yong
    Zhou, Haiqin
    He, Jin
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 382 - 385
  • [4] A compact model for polycrystalline pentacene thin-film transistor
    Li, Ling
    Debucquoy, Maarten
    Genoe, Jan
    Heremans, Paul
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
  • [5] Organic thin-film transistor bias-dependent capacitance compact model in accumulation regime
    Castro-Carranza, A.
    Estrada, M.
    Nolasco, J. C.
    Cerdeira, A.
    Marsal, L. F.
    Iniguez, B.
    Pallares, J.
    IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (02) : 130 - 135
  • [6] A Physical Model for Metal-Oxide Thin-Film Transistor Under Gate-Bias and Illumination Stress
    Li, Jiapeng
    Lu, Lei
    Chen, Rongsheng
    Kwok, Hoi-Sing
    Wong, Man
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 142 - 149
  • [7] Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses
    Liu, Y. R.
    Yu, J. L.
    Lai, P. T.
    Wang, Z. X.
    Han, J.
    Liao, R.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 439 - 442
  • [8] A Physics-Based Drain Current Compact Model for a-InGaZnO Thin-Film Transistors
    Yu, Fei
    Fang, Kun
    Liang, Tsair-Chun
    PROCEEDINGS OF THE IEEE INTERNATIONAL CONFERENCE ON ADVANCED MATERIALS FOR SCIENCE AND ENGINEERING (IEEE-ICAMSE 2016), 2016, : 121 - 123
  • [9] Reliability in Short-Channel p-Type Polycrystalline Silicon Thin-Film Transistor under High Gate and Drain Bias Stress
    Choi, Sung-Hwan
    Kim, Sun-Jae
    Mo, Yeon-Gon
    Kim, Hye-Dong
    Han, Min-Koo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (03)
  • [10] Drain Bias Effect on the Instability of Amorphous InGaZnO Thin-Film Transistors under Negative Gate Bias and Illumination Stress
    Wang, Dapeng
    Hung, Mai Phi
    Jiang, Jingxin
    Toda, Tatsuya
    Furuta, Mamoru
    THIN FILM TRANSISTORS 12 (TFT 12), 2014, 64 (10): : 65 - 70