Large Scale System-in-Package (SiP) Module for Future Networking Products

被引:0
|
作者
Ohta, Ryusuke [1 ]
Nagar, Mohan [2 ]
Ahmad, Mudasir [2 ]
Tamagawa, Michiaki [1 ]
Miyata, Katsumi [1 ]
Suzuki, Takuya [1 ]
机构
[1] Fujitsu Integrated Microtechnol Ltd, Kouhoku Ku, 2-100-45 Shin Yokohama, Yokohama, Kanagawa, Japan
[2] Cisco Syst Inc, San Jose, CA USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With increasing data traffic requirements to support mobile devices, tablets and computers, the need for faster internet traffic is mushrooming. The routers and switches used to drive network traffic need to deliver high bandwidth and speed. Key to achieving this high speed and bandwidth is ensuring closer integration between the Application Specific Processors (ASICs) and Memory devices. Consequently, it is important to place memories as close as possible to ASICs, Standard Printed Circuit Board (PCB) design rules make it difficult to place several memories very close to ASICs, and PCBs are already densely populated. Consequently, there are two prevailing technologies that could be used to increased density: Through Silicon Vias (TSVs) or System-in-Package (SiP) modules. TSVs are still in early stages of development, whereas smaller SiP modules have already used in Networking. In this study, we outline the packaging design and assembly and board level assembly of a very large (90 x 90 mm) SiP module with 14 packaged DDR3 memories and 1 flip chip ASIC mounted on a common Ball Grid Array (BGA) substrate. Finite Element Analysis was performed to estimate the optimal stiffener and lid parameters for minimal warpage. Complete substrates were assembled with key metrics measured at each step of the assembly process. Excellent coplanarity was achieved in the assembly process. The SiP modules were then mounted on PCBs and the board level assembly process characterized. The modules were successfully mounted on the PCBs. The procedures and key learning from this evaluation will be outlined in this study.
引用
收藏
页数:4
相关论文
共 50 条
  • [11] System-in-package (SiP) desion-for higher integration
    Karim, N
    Van Bever, T
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 163 - 168
  • [12] FMEA of System-in-Package (SiP)-based Tire Pressure Monitoring System
    Sham, Man-Lung
    Lui, Tung-Chin
    Gao, Ziyang
    Chung, Tom
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 28 - 33
  • [13] System design issues for 3D system-in-package (SiP)
    Miettinen, J
    Mäntysalo, M
    Kaija, K
    Ristolainen, EO
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 610 - 615
  • [14] Electrical Design and Characterization of Si Interposer for System-in-Package (SiP)
    Kato, Shinobu
    Tango, Tomoyuki
    Hasegawa, Kiyohisa
    Bhandari, Ramesh K.
    Sakai, Atsushi
    Segawa, Hiroshi
    Kariya, Takashi
    Sudo, Toshio
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1648 - +
  • [15] The dawn of 3D packaging as system-in-package (SIP)
    Kada, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (12) : 1763 - 1770
  • [16] Study of 3D SiP (System-in-Package) Module for Package-on-Package Application Using Multi-layer PCB Manufacturing Process
    Hu, Liulin
    Jin, Zhu
    Liao, Xuejie
    Ouyang, Yaoguo
    Dong, Jinsheng
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 109 - 112
  • [17] Design and process of 3D MEMS system-in-package (SiP)
    Lau J.H.
    Journal of Microelectronics and Electronic Packaging, 2010, 7 (01): : 10 - 15
  • [18] Exploring Advanced Packaging Technologies for Reverse Engineering a System-in-Package (SiP)
    Khan, M. Shafkat M.
    Xi, Chengjie
    Ul Haque, Md Saad
    Tehranipoor, Mark M.
    Asadizanjani, Navid
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (09): : 1360 - 1370
  • [19] The reliability issues on ASIC/memory integration by SiP (System-in-Package) technology
    Song, YH
    Kim, SG
    Rhee, KJ
    Cho, DS
    Kim, TS
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 7 - 10
  • [20] Reliability Analysis of System-in-Package Module Based on Physics of Failure
    Xiao, Hui
    Liu, Shuqiang
    Li, Yong
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 615 - 619