SiO2 Free HfO2 Gate Dielectrics by Physical Vapor Deposition

被引:13
|
作者
Jamison, Paul C. [1 ,2 ]
Tsunoda, Takaaki [3 ]
Tuan Anh Vo [4 ]
Li, Juntao [1 ]
Jagannathan, Hemanth [1 ]
Shinde, Sanjay R. [5 ]
Paruchuri, Vamsi K. [1 ]
Gall, Daniel [2 ]
机构
[1] Albany Nanotech, IBM Res, Albany, NY 12203 USA
[2] Rensselaer Polytech Inst, Dept Mat Sci & Engn, Troy, NY 12180 USA
[3] Canon Anelva Corp, Yokohama, Kanagawa 2158550, Japan
[4] SUNY Polytech Inst, Albany, NY 12203 USA
[5] Canon USA Inc, Ind Prod Div, San Jose, CA 95134 USA
基金
美国国家科学基金会;
关键词
HfO2; high-k dielectrics; interface scavenging; MOSFET; physical vapor deposition (PVD); SiO2; interlayer; ATOMIC LAYER DEPOSITION; GROWTH; FILMS;
D O I
10.1109/TED.2015.2454953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
HfO2 layers, 25-angstrom thick, were grown by cyclic Hf sputter deposition and room temperature oxidation steps on chemically oxidized Si(001). Subsequent in situ annealing and TiN deposition yield a high-kappa gate-stack for which the original 8-angstrom-thick SiO2 layer is eliminated, as confirmed by transmission electron microscopy. Transistors fabricated with this gate-stack achieve an equivalent oxide thickness in inversion T-inv = 9.7 angstrom, with a gate leakage J(g) = 0.8 A/cm(2). Devices fabricated without in situ annealing of the HfO2 layer yield a T-inv which increases from 10.8 to 11.2 angstrom as the oxidation time during each HfO2 growth cycle increases from 10 to 120 s, also causing a decrease in J(g) from 0.95 to 0.60 A/cm(2), and an increase in the transistor threshold voltage from 272 to 294 mV. The annealing step reduces Tinv by 1.5 angstrom (10%) but also increases the gate leakage by 0.1 A/cm(2) (30%), and causes a 61 mV reduction in V-t. These effects are primarily attributed to the oxygen-deficiency of the as-deposited HfO2, which facilitates both the reduction of an interfacial SiO2 layer and a partial phase transition to a high-kappa cubic or tetragonal HfO2 phase.
引用
收藏
页码:2878 / 2882
页数:5
相关论文
共 50 条
  • [1] Characterization of the VT-instability in SiO2/HfO2 gate dielectrics
    Kerber, A
    Cartier, E
    Pantisano, L
    Rosmeulen, M
    Degraeve, R
    Kauerauf, T
    Groeseneken, G
    Maes, HE
    Schwalke, U
    [J]. 41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 41 - 45
  • [2] The characteristics of hole trapping in HfO2/SiO2 gate dielectrics with TiN gate electrode
    Lu, WT
    Lin, PC
    Huang, TY
    Chien, CH
    Yang, MJ
    Huang, IJ
    Lehnen, P
    [J]. APPLIED PHYSICS LETTERS, 2004, 85 (16) : 3525 - 3527
  • [3] Reaction of barium oxide threshold voltage tuning layers with SiO2 and HfO2/SiO2 gate dielectrics
    Copel, M.
    [J]. APPLIED PHYSICS LETTERS, 2008, 92 (15)
  • [4] Origin of the threshold voltage instability in SiO2/HfO2 dual layer gate dielectrics
    Kerber, A
    Cartier, E
    Pantisano, L
    Degraeve, R
    Kauerauf, T
    Kim, Y
    Hou, A
    Groeseneken, G
    Maes, HE
    Schwalke, U
    [J]. IEEE ELECTRON DEVICE LETTERS, 2003, 24 (02) : 87 - 89
  • [5] TiN/HfO2/SiO2/Si gate stack breakdown:: Contribution of HfO2 and interfacial SiO2 layer
    Rahim, N.
    Misra, D.
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2008, 155 (10) : G194 - G198
  • [6] Compatibility of polycrystalline silicon gate deposition with HfO2 and Al2O3/HfO2 gate dielectrics
    Gilmer, DC
    Hegde, R
    Cotton, R
    Garcia, R
    Dhandapani, V
    Triyoso, D
    Roan, D
    Franke, A
    Rai, R
    Prabhu, L
    Hobbs, C
    Grant, JM
    La, L
    Samavedam, S
    Taylor, B
    Tseng, H
    Tobin, P
    [J]. APPLIED PHYSICS LETTERS, 2002, 81 (07) : 1288 - 1290
  • [7] Decomposition of interfacial SiO2 during HfO2 deposition
    Copel, M
    Reuter, MC
    [J]. APPLIED PHYSICS LETTERS, 2003, 83 (16) : 3398 - 3400
  • [8] Physical and electrical properties of metal gate electrodes on HfO2 gate dielectrics
    Schaeffer, JK
    Samavedam, SB
    Gilmer, DC
    Dhandapani, V
    Tobin, PJ
    Mogab, J
    Nguyen, BY
    White, BE
    Dakshina-Murthy, S
    Rai, RS
    Jiang, ZX
    Martin, R
    Raymond, MV
    Zavala, M
    La, LB
    Smith, JA
    Garcia, R
    Roan, D
    Kottke, M
    Gregory, RB
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (01): : 11 - 17
  • [9] Advanced Analysis of Silicon Insulator Interface Traps in MOSFET's with SiO2 and with HfO2 as gate dielectrics
    Bauza, D.
    Ghobar, O.
    Guenifi, N.
    Bayon, S.
    [J]. SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 10, 2009, 19 (02): : 19 - 54
  • [10] TDDB characteristic and breakdown mechanism of ultra-thin SiO2/HfO2 bilayer gate dielectrics
    Tao Fenfen
    Yang Hong
    Tang Bo
    Tang Zhaoyun
    Xu Yefeng
    Xu Jing
    Wang Qingpu
    Yan Jiang
    [J]. JOURNAL OF SEMICONDUCTORS, 2014, 35 (06)