Phase Coherent Frequency Hopping in Direct Digital Synthesizers and Phase Locked Loops

被引:8
|
作者
Turner, Steven Eugene [1 ]
Cali, Joseph D. [1 ]
机构
[1] BAE Syst, Merrimack, NH 03054 USA
关键词
Phase locked loops; Frequency synthesizers; Frequency shift keying; Clocks; Hardware; Synthesizers; Direct digital synthesis; electronic warfare; frequency hopping; phase coherency; phase locked loops;
D O I
10.1109/TCSI.2020.2972368
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase coherent, frequency hopping direct digital synthesizer (DDS) and Type-II phase locked loop (PLL) circuits are presented in this paper. The proposed approach eliminates the memory effects of prior frequency states in the phase (DDS) and fractional (PLL) accumulators by employing a master accumulator with a fixed increment and multiplying its output to generate the appropriate phase and fractional outputs. This approach allows for an arbitrary sequence of frequency hops, since it is not based on multiple simultaneous accumulators to store phase. We present phase coherent topologies for standard and parallelized DDS circuits, a fractional-N PLL and a multistage sigma-delta modulator (MASH)-111 fractional-N PLL, along with mathematical analysis showing phase coherency. We also present measured results of parallelized DDS and MASH-111 fractional-N PLL hardware.
引用
收藏
页码:1815 / 1823
页数:9
相关论文
共 50 条
  • [21] ON OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    GUPTA, SC
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1968, CO16 (02): : 340 - &
  • [22] A Digital BIST for Phase-Locked Loops
    Sliech, Kevin
    Margala, Martin
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 134 - 142
  • [23] OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    RUDDELL, AJ
    ROSIE, AM
    ELECTRONICS LETTERS, 1975, 11 (18) : 440 - 441
  • [24] Chimeras in digital phase-locked loops
    Paul, Bishwajit
    Banerjee, Tanmoy
    CHAOS, 2019, 29 (01)
  • [25] A SURVEY OF DIGITAL PHASE LOCKED LOOPS - COMMENTS
    REY, TJ
    PROCEEDINGS OF THE IEEE, 1982, 70 (02) : 201 - 202
  • [26] Design of Synthesizable Digital Phase Locked Loops
    Zhang Y.
    Okada K.
    IPSJ Transactions on System LSI Design Methodology, 2024, 17 : 44 - 54
  • [27] A SURVEY OF DIGITAL PHASE-LOCKED LOOPS
    LINDSEY, WC
    CHIE, CM
    PROCEEDINGS OF THE IEEE, 1981, 69 (04) : 410 - 431
  • [28] A modified midtread frequency quantization scheme for digital phase-locked loops
    Roh, H
    Cheun, K
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2004, E87B (03) : 752 - 755
  • [29] ON FREQUENCY SWEEPING IN PHASE-LOCKED LOOPS
    TUSCH, J
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1984, 32 (08) : 969 - 972
  • [30] A low phase noise LC-VCO for phase-locked frequency synthesizers
    Wang, Haoxuan X.
    Zhang, Wei
    Liu, Yanyan Y.
    Zhang, Liang
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2014, 56 (06) : 1486 - 1492