A parallel approach for testing multi-port static random access memories

被引:3
|
作者
Karimi, F [1 ]
Irrinki, S [1 ]
Crosby, T [1 ]
Lombardi, F [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
D O I
10.1109/MTDT.2001.945233
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel approach for testing multiport memories. This approach is based on the parallel execution of the testing process so that inter-port faults (shorts and coupling faults) can be detected at no loss of coverage and with no increase in the number of tests compared with a single-port memory. The parallelization is based on partitioning the memory, into so-called segments. Test is completed in several phases. In each phase, the operation of a port is restricted to a segment. A port assignment process is utilized together with the partitioning of the memory; it considers the functionalities of the ports and their relation with respect to the addresses and the placement of the cells.
引用
收藏
页码:73 / 81
页数:9
相关论文
共 50 条
  • [1] Parallel testing of multi-port static random access memories
    Karimi, F
    Irrinki, S
    Crosby, T
    Park, N
    Lombardi, F
    [J]. MICROELECTRONICS JOURNAL, 2003, 34 (01) : 3 - 21
  • [2] Parallel testing of multi-port static random access memories for BIST
    Karimi, F
    Lombardi, F
    [J]. 2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 271 - 279
  • [3] Random testing of multi-port static random access memories
    Karimi, F
    Meyer, FJ
    Lombardi, F
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 101 - 106
  • [4] Testing static and dynamic faults in random access memories
    Hamdioui, S
    Al-Ars, Z
    van de Goor, AJ
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 395 - 400
  • [5] Automated Synthesis of Multi-Port Memories and Control
    Nichols, Hunter
    Grimes, Michael
    Sowash, Jennifer
    Cirimelli-Low, Jesse
    Guthaus, Matthew R.
    [J]. 2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 59 - 64
  • [6] RANDOM TESTING OF STATIC MEMORIES
    THEVENODFOSSE, P
    DAVID, R
    [J]. RAIRO-AUTOMATIQUE-SYSTEMS ANALYSIS AND CONTROL, 1978, 12 (01): : 43 - 61
  • [7] An Abstraction of Multi-port Memories with Arbitrary Addressable Units
    Charvat, Lukas
    Smrcka, Ales
    Vojnar, Tomas
    [J]. COMPUTER AIDED SYSTEMS THEORY, PT 1, 2013, 8111 : 460 - 468
  • [8] TECHNOLOGY AND LAYOUT-RELATED TESTING OF STATIC RANDOM-ACCESS MEMORIES
    CHAKRABORTY, K
    MAZUMDER, P
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (04): : 347 - 365
  • [9] Use of multi-port memories in programmable structures for architectural synthesis
    Mandal, C
    Zimmer, RM
    [J]. EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 341 - 351
  • [10] Simulation-based test algorithm generation and port scheduling for multi-port memories
    Wu, CF
    Huang, CT
    Cheng, KL
    Wang, CW
    Wu, CW
    [J]. 38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 301 - 306