A Low-Power Low-Delay Dispersion Comparator for High-Speed Level-Crossing ADCs

被引:0
|
作者
Khalil, Kasem [1 ]
Abbas, Mohamed [1 ]
Abdelgawad, Mohamed [1 ]
机构
[1] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut 71516, Egypt
关键词
Comparator; Propagation delay dispersion; Level-crossing ADCs;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new technique for a low-power low delay dispersion comparator for low-cost high-speed level-crossing Analog-to-Digital Converters (LC-ADCs). Only three transistors, representing a variable driving-current block (VDCB), have been added to the conventional comparator circuit. The VDCB works to control the charging behavior of the difference amplifier' output node such that it is supplied with a current that is inversely proportional with the difference between the positive and negative inputs (overdrive voltage). The modification incurs small area overhead and low power consumption compared with the previous works. The proposed circuit is implemented in 130nm technology. The simulation results show that the overdrive-related propagation delay dispersion of the proposed technique is 23% of its counterpart in the conventional comparator for an input frequency up to 600MHz. The active area of the technique 140.2 mu m2 and the power consumption is 227 mu W at 200MHz. The proposed circuit is also design and simulated using 45nm technology. The simulation results came in the same direction, which implies that the proposed circuit is scalable.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [21] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [22] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [23] Low-power CMOS comparator with embedded amplification for ultra-high-speed ADCs
    Oliveira, J. P.
    Goes, J.
    Esperanca, B.
    Paulino, N.
    Fernandes, J.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3602 - +
  • [24] High Resolution, High Speed and Low Power Comparator for High Speed ADCs
    Singh, Wazir
    Sharma, Rashmi
    2015 INTERNATIONAL CONFERENCE ON SOFT COMPUTING TECHNIQUES AND IMPLEMENTATIONS (ICSCTI), 2015,
  • [25] An improved low offset latch comparator for high-speed ADCs
    Sadeghipour, Khosrov Dabbagh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 205 - 212
  • [26] An improved low offset latch comparator for high-speed ADCs
    Khosrov Dabbagh Sadeghipour
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 205 - 212
  • [27] A new successive approximation architecture for high-speed low-power ADCs
    Dabbagh-Sadeghipour, K
    Hadidi, K
    Khoei, A
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (03) : 217 - 223
  • [28] High speed low power CMOS comparator for pipeline ADCs
    Guermaz, M. B.
    Bouzerara, L.
    Slimane, A.
    Belaroussi, M. T.
    Lehouidj, B.
    Zirmi, R.
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 459 - +
  • [29] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642
  • [30] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177