Process Integration and Testing of TSV Si Interposers for 3D Integration Applications

被引:0
|
作者
Lannon, J., Jr. [1 ]
Hilton, A. [1 ]
Huffman, A. [1 ]
Lueck, M. [1 ]
Vick, E. [1 ]
Goodwin, S. [1 ]
Cunningham, G. [1 ]
Malta, D. [1 ]
Gregory, C. [1 ]
Temple, D. [1 ]
机构
[1] RTI Int, Res Triangle Pk, NC USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two 3D Si interposer demonstration vehicles containing through-Si vias (TSVs) were successfully fabricated using integration of two different TSV formation and multilevel metallization (MLM) process modules. The first Si interposer vehicles were made with a dual damascene front-side MLM (5 levels), backside TSV (unfilled, vias-last), and backside metallization (2 levels) process sequence on standard thickness 6 '' wafers. The front-side MLM was comprised of 4 metal routing layers (2 mu m Cu with 2 mu m oxide interlayer dielectric) and 1 metal pad layer. Electrical yield as high as 100% was obtained on contact chain test structures containing 26,400 vias between the front-side MLM layers, while the average contact resistance between the dual damascene levels was < 4 m Omega per via. TSV dimensions of 100 and 80 mu m diameter and 6:1 aspect ratio were investigated. DRIE bottom clear process conditions were optimized for each via dimension to produce 100% yield on TSV contact chains with up to 540 vias. The optimized DRIE conditions also resulted in TSV resistance below 30 m Omega and sufficient TSV isolation resistance (> 100M Omega/via at 3.3V) for the target application. Functional testing of two die (4 cm x 3.7 cm die size) showed that 99% of the functional circuit path nets had acceptable continuity and isolation. The second Si interposer vehicles were fabricated using a vias-first TSV (filled, blind vias), wafer-level packaging (WLP) front-side MLM (2 levels), wafer thinning (via reveal), and WLP-MLM (1 level) process sequence on stock 6 '' wafers. Via dimensions for the vias-first interposers were 50 mu m diameter x 315 mu m depth or 80 mu m diameter x 315 mu m depth (6:1 or 4:1 aspect ratios). The front and backside MLM was formed with a 2 mu m Cu routing layer and one of two spin-on dielectrics (polyimide or ALX) for evaluation of polymer dielectric process compatibility with Cu-filled TSVs and thinned wafer processing. Details of the process modules and process integration required to realize the TSV Si interposers are described.
引用
收藏
页码:268 / 273
页数:6
相关论文
共 50 条
  • [1] TSV Interposers with Embedded Microchannels for 3D IC and LED Integration
    Lau, John
    Chien, Heng-Chieh
    Tain, Ray
    [J]. PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 2, 2012, : 297 - 304
  • [2] Process Integration, Improvements, and Testing of Si Interposers for Embedded Computing Applications
    Goodwin, S.
    Lannon, J., Jr.
    Hilton, A.
    Huffman, A.
    Lueck, M.
    Vick, E.
    Cunningham, G.
    Malta, D.
    Gregory, C.
    Temple, D.
    [J]. 2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 8 - 12
  • [3] A 3D Integration Testing Vehicle with TSV Interconnects
    Wei, Tiwei
    Wang, Qian
    Liu, Ziyu
    Li, Yinan
    Wang, Dejun
    Wang, Tao
    Cai, Jian
    [J]. 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING (EMAP 2012), 2012,
  • [4] 3D Copper TSV Integration, Testing and Reliability
    Farooq, M. G.
    Graves-Abe, T. L.
    Landers, W. F.
    Kothandaraman, C.
    Himmel, B. A.
    Andry, P. S.
    Tsang, C. K.
    Sprogis, E.
    Volant, R. P.
    Petrarca, K. S.
    Winstel, K. R.
    Safran, J. M.
    Sullivan, T. D.
    Chen, F.
    Shapiro, M. J.
    Hannon, R.
    Liptak, R.
    Berger, D.
    Iyer, S. S.
    [J]. 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [5] Evolution and Outlook of TSV and 3D IC/Si Integration
    Lau, John H.
    [J]. 2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 560 - 570
  • [6] Simulation in 3D Integration and TSV
    Weide-Zaage, K.
    Moujbani, A.
    Kludt, J.
    [J]. 2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [7] 3D Interconnection Process Development and Integration with Low Stress TSV
    Chua, T. T.
    Ho, S. W.
    Li, H. Y.
    Khong, C. H.
    Liao, E. B.
    Chew, S. P.
    Lee, W. S.
    Lim, L. S.
    Pang, X. F.
    Kriangsak, S. L.
    Ng, C.
    Nathapong, S.
    Toh, C. H.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 798 - 802
  • [8] Homogeneous Integration for 3D IC with TSV
    Kwai, Ding-Ming
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 538 - 539
  • [9] Electrical Analyses of TSV-RDL-Bump of Interposers for High-Speed 3D IC Integration
    Sung, Tseshih
    Chiang, Kevin
    Lee, Daniel
    Ma, Mike
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 865 - 870
  • [10] SrTiO3 Thin Film Decoupling Capacitors on Si Interposers for 3D System Integration
    Takemura, Koichi
    Kikuchi, Katsuya
    Ueda, Chihiro
    Baba, Kazuhiro
    Aoyagi, Masahiro
    Otsuka, Kanji
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 165 - +