A Novel Approach to HW/SW Integration Testing of Route-Based Interlocking System Controllers

被引:9
|
作者
Peleska, Jan [1 ]
Huang, Wen-Ling [1 ]
Huebner, Felix [1 ]
机构
[1] Univ Bremen, Dept Math & Comp Sci, Bremen, Germany
关键词
Interlocking systems; Model-based testing; Equivalence class partition testing; HW/SW integration testing; FINITE-STATE MACHINES;
D O I
10.1007/978-3-319-33951-1_3
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Recent progress in bounded model checking and inductive reasoning has shown that the fully automated verification of route-based interlocking system designs of realistic "real-world" complexity is possible and ready for industrial application. In this paper, we present a new model-based testing strategy for interlocking system controllers that exploits the fact that the design has already been verified, so that it can be used as a reference model for test case and test oracle generation. Our special interest lies in the field of complete testing strategies that are able to uncover every implementation error, provided that the implementation behaviour is captured in a pre-specified fault domain. Despite their guaranteed test strength, these strategies have two well-known disadvantages: (1) applied in a naive way, they often result in an infeasible amount of test cases, and (2) the hypothesis that the real implementation behaviour is captured by a member of the fault domain can rarely be justified in a convincing way. We describe a new combination of compositional reasoning and input equivalence class generation techniques that removes problem (1). For coping with disadvantage (2), we suggest a combination of equivalence class and random testing that - while not being able to guarantee complete fault coverage for implementations outside the fault domain - results in a test strength that is significantly higher than heuristic test approaches for interlocking system controllers. Estimates are presented that show how application of this novel strategy reduces the effort for HW/SW integration testing, while simultaneously increasing the fault coverage in comparison to more conventional testing approaches.
引用
收藏
页码:32 / 49
页数:18
相关论文
共 50 条
  • [41] Teaching Hybrid HW/SW Embedded System Design Using FPGA-Based Devices
    Rodriguez, Alfonso
    Portilla, Jorge
    de la Torre, Eduardo
    Riesgo, Teresa
    2016 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2016), 2016, : 161 - 165
  • [42] Pipelined-Multi-Similarity-System Generation Based HW/SW Co-Design
    Tang, L
    Wei, SJ
    Qiu, YL
    COMPUTER SCIENCE AND TECHNOLOGY IN NEW CENTURY, 2001, : 111 - 115
  • [43] A Hybrid HW-SW Approach for Intermittent Error Mitigation in Streaming-Based Embedded Systems
    Sabry, Mohamed M.
    Atienza, David
    Catthoor, Francky
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1110 - 1113
  • [44] Arbiter synthesis approach based on arbitration scheme generation/selection for HW/SW co-design
    Zitouni, Abdelkerim
    Abid, Mohamed
    Tourki, Rached
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 1 : 521 - 526
  • [45] Towards Integration of Heterogeneous Controllers in an IOT-based Automation System
    Wicaksono, Handy
    Santoso, Petrus
    Putro, Iwan Handoyo
    Hutomo, Ivan Surya
    Alvina, Pricilia
    4TH INTERNATIONAL CONFERENCE ON ELECTRICAL SYSTEMS, TECHNOLOGY AND INFORMATION (ICESTI 2019), 2020, 188
  • [46] Remote Embedded Simulation System for SW/HW Co-design Based On Dynamic Partial Reconfiguration
    Gu, Jiaqi
    Wang, Ruoyao
    Wang, Jian
    Lai, Jinmei
    Duan, Qinghua
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 402 - 405
  • [47] A Stream-Mode Based HW/SW Co-Emulation System for SOC Test and Verification
    Ruan, A. W.
    Liao, Y. B.
    Li, P.
    Wang, Y. W.
    Li, W. C.
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 163 - 166
  • [48] Sw/Hw Partitioning and Scheduling on Region-Based Dynamic Partial Reconfigurable System-on-Chip
    Tang, Qi
    Guo, Biao
    Wang, Zhe
    ELECTRONICS, 2020, 9 (09) : 1 - 21
  • [49] HW/SW implementation of RSA digital signature on a RISC-V-based System-on-Chip
    Karmakar, Apurba
    Sanchez-Solano, Santiago
    Martinez-Rodriguez, Macarena C.
    Brox, Piedad
    2023 38TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS, DCIS, 2023,
  • [50] A new HW/SW co-design methodology to generate a system level platform based on LISA
    Yang, S
    Qian, Y
    Zhang, TJ
    Rui, S
    Hou, CH
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 215 - 218