SoC design environment with automated configurable bus generation for rapid prototyping

被引:0
|
作者
Lee, SH [1 ]
Lee, JG [1 ]
Kim, S [1 ]
Hwangbo, W [1 ]
Kyung, CM [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
关键词
SoC; BFM; AMBA; prototype; bus generation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is important in SoC design that the design and verification can be done easily and quickly. And RT-level simulation in verification methods is still necessary, but the usage is limited by its slow speed. Therefore we propose a SoC verification environment in which hardware parts are accelerated in FPGA and cores are modeled with ISS. To connect ISS in high abstraction level with emulator in pin-level accuracy, bits functional model(BFM) is used. For hardware debugging, bus monitor is designed. By post-processing the data obtained by bits monitoring, debugging and performance estimation are possible. For easy and quick design and verification, we developed a tool which creates configurable bus architectures automatically. With this, the design time from specification to FPGA based prototyping can be reduced remarkably. Thus fast verification and design space exploration are possible. AMBA is chosen as the SoC bits protocol.
引用
收藏
页码:122 / 125
页数:4
相关论文
共 50 条
  • [21] Automated generation of configurable media processors
    Mamidi, S
    Schulte, MJ
    Senthilvelan, M
    Krithivasan, S
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 339 - 343
  • [22] Wrapper Design for a CDMA Bus in SOC
    Nikolic, T.
    Stojcev, M.
    Stamenkovic, Z.
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 243 - 248
  • [23] The efficient bus arbitration scheme in SOC environment
    Pyoun, CH
    Lin, CH
    Kim, HS
    Chong, JW
    3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 311 - 315
  • [24] A State-Configurable IIC Bus Design
    Yang, Zicong
    Yang, Lixin
    Xing, Yanhui
    Chen, Zhijie
    Wan, Peiyuan
    PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019), 2019, : 295 - 298
  • [25] Conceptual Design and Prototyping of a Slim Semi-autonomous Bus Rapid Transit Vehicle
    Ginn, M.
    Amuna, F.
    Colmenares, J. E.
    Stewart, A.
    Diong, B.
    Wang, Y.
    Yang, J.
    SOUTHEASTCON 2017, 2017,
  • [26] From rapid prototyping to automated manufacturing
    van der Zee, Aant
    de Vries, Bauke
    Salet, Theo
    FUSION: DATA INTEGRATION AT ITS BEST, VOL 1, 2014, : 455 - 461
  • [27] Faster complex SoC design by virtual prototyping
    Holzer, M
    Knerr, B
    Belanovic, P
    Rupp, M
    Sauzon, G
    ISAS/CITSA 2004: INTERNATIONAL CONFERENCE ON CYBERNETICS AND INFORMATION TECHNOLOGIES, SYSTEMS AND APPLICATIONS AND 10TH INTERNATIONAL CONFERENCE ON INFORMATION SYSTEMS ANALYSIS AND SYNTHESIS, VOL 1, PROCEEDINGS: COMMUNICATIONS, INFORMATION TECHNOLOGIES AND COMPUTING, 2004, : 305 - 309
  • [28] Cycle accurate simulation model generation for SoC prototyping
    Fraboulet, A
    Risset, T
    Scherrer, A
    COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2004, 3133 : 453 - 462
  • [29] Porting from wishbone bus to avalon bus in SoC design
    Xu Xing
    Clien Zezong
    Jiang Jing
    Ke Hengyu
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 862 - 865
  • [30] The Virtual Environment for Rapid Prototyping of the Intelligent Environment
    Francillette, Yannick
    Boucher, Eric
    Bouzouane, Abdenour
    Gaboury, Sebastien
    SENSORS, 2017, 17 (11):