Theory of Redundancy for Logic Circuits to Maximize Yield/Area

被引:0
|
作者
Mirza-Aghatabar, Mohammad [1 ]
Breuer, Melvin A. [1 ]
Gupta, Sandeep K. [1 ]
Nazarian, Shahin [1 ]
机构
[1] Univ So Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
Yield; redundancy; steering logics; CAD tool; layout; DEFECT; RELIABILITY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The down scaling of feature sizes and higher process variations in future CMOS nano-technologies are anticipated to introduce higher manufacturing anomalies. On the other hand designs are getting more complicated due to more innovative applications where they need higher numbers of transistors. These phenomena significantly reduce the functional yield. Redundancy has been used for a long time in regular structures such as memory to tolerate defects; however, for typical irregular logic circuits this would be very challenging. In this paper we introduce a theory that justifies the necessity of using redundancy at sub-chip level of granularity to maximize yield/area (number of healthy dies) for future technologies with higher defect rates. In addition, redundancy at finer levels of granularity, aggravates the overheads of interconnect (steering logics, i.e., forks, joins and switches) such as yield, area, and testing overheads. These overheads limit the level of granularity for logic replication. Current yield estimators are generally pessimistic for interconnects because they do not take circuit and logic context into consideration, and/or they assume all defects are killer-defects, i.e., always result in unacceptable circuit behavior. In this paper we propose a CAD tool to compute the functional yield of the configurable and testable steering logics using (i) actual layout geometries, and (ii) factory data related to density and size of opens (missing metal), shorts (extra metal) and open vias. The experimental results show that our theory of redundancy considering the overheads of steering logics can improve the yield/area by 2.8 times for a real highly-defected circuit (OpenSparc T2 core).
引用
收藏
页码:663 / 671
页数:9
相关论文
共 50 条
  • [31] An Experiment on Evolutionary Design of Combinational Logic Circuits Using Information Theory
    Xiong, Fan
    Tanik, Murat M.
    IEEE SOUTHEASTCON 2011: BUILDING GLOBAL ENGINEERS, 2011, : 379 - 383
  • [32] CLASSICAL CONTROL, QUANTUM CIRCUITS AND LINEAR LOGIC IN ENRICHED CATEGORY THEORY
    Rennela, Mathys
    Staton, Sam
    LOGICAL METHODS IN COMPUTER SCIENCE, 2020, 16 (01)
  • [33] PAOA: a power and area optimization approach of Reed-Muller logic circuits
    Wang, Xiang
    Li, Mingzhe
    He, Zhenxue
    Wang, Weike
    Zhou, Cheng
    Zhao, Zongmin
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1394 - 1397
  • [34] System-level Assessment and Area Evaluation of Spin Wave Logic Circuits
    Zografos, Odysseas
    Raghavan, Praveen
    Amaru, Luca
    Soree, Bart
    Lauwereins, Rudy
    Radu, Iuliana
    Verkest, Diederik
    Thean, Aaron
    2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2014, : 25 - 30
  • [35] Exploring the impact of logic synthesis on area, delay and power dissipation of CMOS circuits
    Politecnico di Torino, Torino, Italy
    Conf Rec Asilomar Conf Signals Syst Comput, (384-388):
  • [36] Methods for Reducing Power and Area of BDD-Based Optical Logic Circuits
    Matsuo, Ryosuke
    Shiomi, Jun
    Ishihara, Tohru
    Onodera, Hidetoshi
    Shinya, Akihiko
    Notomi, Masaya
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (12) : 1751 - 1759
  • [37] PAELib: A VHDL Library for Area and Power Dissipation Estimation of CMOS Logic Circuits
    Kirei, Botond Sandor
    Chereja, Verginia-Iulia-Maria
    Hintea, Sorin
    Topa, Marina Dana
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2019, 19 (01) : 9 - 16
  • [38] Isomorph-redundancy in sequential circuits
    Das, DK
    Bhattacharya, UK
    Bhattacharya, BB
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 463 - 468
  • [39] On Scheduling Dags to Maximize Area
    Cordasco, Gennaro
    Rosenberg, Arnold L.
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 16 - +
  • [40] Isomorph-redundancy in sequential circuits
    Das, DK
    Bhattacharya, UK
    Bhattacharya, BB
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (09) : 992 - 997