共 50 条
- [1] A 1.8-Gb/s burst-mode clock and data recovery circuit with a 1/4-rate clock technique [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3073 - +
- [2] A 2.5-Gb/s clock and data recovery circuit with a 1/4-rate linear phase detector [J]. 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 59 - 62
- [4] A 5 Gb/s 1/4-rate Clock and Data Recovery Circuit Using Dynamic Stepwise Bang-bang Phase Detector [J]. 2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 141 - 144
- [5] Clock and Date Recovery Circuit Using 1/4-rate Phase Picking Detector [J]. CISST'10: PROCEEDINGS OF THE 4TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNAL AND TELECOMMUNICATIONS, 2009, : 174 - 177
- [6] A 3.125-Gb/s burst-mode clock and data recovery circuit with a data-injection oscillator using half rate clock techniques [J]. TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1081 - +
- [8] A 3.125Gbit/s CMOS clock and data recovery circuit [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1429 - 1432
- [10] A 3.125-to-22-Gb/s multi-rate clock and data recovery using voltage-regulated active filter [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (23):