A 3.125Gb/s Clock and Data Recovery Circuit Using 1/4-Rate Technique

被引:0
|
作者
Jeong, Il-Do [1 ]
Jeong, Hang-Geun [1 ]
机构
[1] Chonbuk Natl Univ, Dept Elect Engn, Jeonju, Jeonbuk, South Korea
关键词
Clock and Data Recovery (CDR); 1/4-rate frequency detector (QRFD); 1/4-rate phase detector;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propose a new clock and data recovery which is based on a 1/4-rate frequency detector (QRFD). The proposed frequency detector helps reduce the VCO frequency and is thus advantageous for high speed application. The proposed frequency detector can achieve low jitter operation and extend the pull-in range without using the reference clock. The proposed CDR was implemented using a 1/4-rate bang-bang type phase detector (PD) and a ring voltage controlled oscillator (VCO). The CDR circuit has been fabricated in a standard 0.18 CMOS technology. It occupies an active area of 1 x 1 square and consumes 90 mW from a single 1.8V supply.
引用
收藏
页码:202 / 204
页数:3
相关论文
共 50 条
  • [1] A 1.8-Gb/s burst-mode clock and data recovery circuit with a 1/4-rate clock technique
    Weng, Jun-Hong
    Tsai, Meng-Ting
    Lin, Jung-Mao
    Yang, Ching-Yuan
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3073 - +
  • [2] A 2.5-Gb/s clock and data recovery circuit with a 1/4-rate linear phase detector
    Alavi, SM
    Shoaei, A
    [J]. 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 59 - 62
  • [3] A 4-gb/s CMOS clock and data recovery circuit using 1/8-rate clock technique
    Song, SJ
    Park, SM
    Yoo, HJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1213 - 1219
  • [4] A 5 Gb/s 1/4-rate Clock and Data Recovery Circuit Using Dynamic Stepwise Bang-bang Phase Detector
    Lee, Yen-Long
    Chang, Soon-Jyh
    Chu, Rong-Sing
    Lin, Ying-Zu
    Chen, Yen-Chi
    Ren, Goh Jih
    Huang, Chung-Ming
    [J]. 2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 141 - 144
  • [5] Clock and Date Recovery Circuit Using 1/4-rate Phase Picking Detector
    Jung, Kisang
    Kim, Kangjik
    Park, Chimin
    Jeong, Sanghoon
    Cho, Seongik
    [J]. CISST'10: PROCEEDINGS OF THE 4TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNAL AND TELECOMMUNICATIONS, 2009, : 174 - 177
  • [6] A 3.125-Gb/s burst-mode clock and data recovery circuit with a data-injection oscillator using half rate clock techniques
    Wu, Kai Pong
    Yang, Ching-Yuan
    Wu, Hsin-Ming
    Lin, Jung-Mao
    [J]. TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1081 - +
  • [7] A 3.125-Gb/s clock and data recovery circuit for the 10-Gbase-LX4 Ethernet
    Yang, RJ
    Chen, SP
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (08) : 1356 - 1360
  • [8] A 3.125Gbit/s CMOS clock and data recovery circuit
    Guo, G
    Huang, L
    Ye, JH
    Chen, YH
    Hong, ZL
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1429 - 1432
  • [9] A 1/4-RATE LINEAR PHASE DETECTOR FOR HIGH SPEED PLL-BASED CLOCK AND DATA RECOVERY CIRCUIT
    Adibifard, Somayeh
    Mousavi, Seyyed Hassan
    Ziabakhsh, Soheyl
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [10] A 3.125-to-22-Gb/s multi-rate clock and data recovery using voltage-regulated active filter
    Kim, Seung Hoon
    Ying, Xiao
    Choi, Hanbyul
    Lee, Kyungmin
    Hong, Chaerin
    Cho, Sang-Bock
    Park, Sung Min
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (23):