Surface passivation technology for III-V semiconductor nanoelectronics

被引:47
|
作者
Hasegawa, Hideki [1 ]
Akazawa, Masamichi
机构
[1] Hokkaido Univ, Res Ctr Integrated Quantum Elect RCIQE, Kita Ku, Sapporo, Hokkaido 0608628, Japan
关键词
III-V Semiconductor; Surface passivation; Nanoelectronics; MOS structure; High-k dielectric; GaAs;
D O I
10.1016/j.apsusc.2008.07.002
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
The present status and key issues of surface passivation technology for III-V surfaces are discussed in view of applications to emerging novel III-V nanoelectronics. First, necessities of passivation and currently available surface passivation technologies for GaAs, InGaAs and AlGaAs are reviewed. Then, the principle of the Si interface control layer (ICL)-based passivation scheme by the authors' group is introduced and its basic characterization is presented. Ths Si ICL is a molecular beam epitaxy ( MBE)grown ultrathin Si layer inserted between III-V semiconductor and passivation dielectric. Finally, applications of the Si ICL method to passivation of GaAs nanowires and GaAs nanowire transistors and to realization of pinning-free high-k dielectric/GaAs MOS gate stacks are presented. (c) 2008 Elsevier B. V. All rights reserved.
引用
收藏
页码:628 / 632
页数:5
相关论文
共 50 条
  • [1] Interface models and processing technologies for surface passivation and interface control in III-V semiconductor nanoelectronics
    Hasegawa, H.
    Akazawa, M.
    [J]. APPLIED SURFACE SCIENCE, 2008, 254 (24) : 8005 - 8015
  • [2] Brief Review of Surface Passivation on III-V Semiconductor
    Zhou, Lu
    Bo, Baoxue
    Yan, Xingzhen
    Wang, Chao
    Chi, Yaodan
    Yang, Xiaotian
    [J]. CRYSTALS, 2018, 8 (05):
  • [3] Xanes studies of III-V semiconductor surface passivation
    Lu, ZH
    [J]. PROGRESS IN SURFACE SCIENCE, 1995, 50 (1-4) : 335 - 345
  • [4] III-V semiconductor nanoelectronics for post Si era
    Hasegawa, Hideki
    [J]. IEEE NMDC 2006: IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE 2006, PROCEEDINGS, 2006, : 266 - 267
  • [5] III-V nanoelectronics
    Beaumont, SP
    [J]. MICROELECTRONIC ENGINEERING, 1996, 32 (1-4) : 283 - 295
  • [6] Chalcogenide passivation of III-V semiconductor surfaces
    Bessolov, VN
    Lebedev, MV
    [J]. SEMICONDUCTORS, 1998, 32 (11) : 1141 - 1156
  • [7] Recent progress and surface-related key issues in III-V semiconductor nanoelectronics
    Hasegawa, Hideki
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2007, 50 (03) : 543 - 551
  • [8] III-V nanoelectronics and related surface/interface issues
    Hasegawa, H
    [J]. APPLIED SURFACE SCIENCE, 2003, 212 : 311 - 318
  • [9] Silicon and III-V nanoelectronics
    Datta, S
    Chau, R
    [J]. 2005 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, 2005, : 7 - 8
  • [10] Surface passivation of III-V compound semiconductors
    Kapila, A
    Malhotra, V
    [J]. 1996 CONFERENCE ON OPTOELECTRONIC AND MICROELECTRONIC MATERIALS AND DEVICES, PROCEEDINGS, 1996, : 275 - 282