Implementation of negative capacitance over SiGe sourced Doping-less Tunnel FET

被引:15
|
作者
Singh, Amrita [1 ]
Kumar, Naveen [2 ]
Amin, S. Intekhab [3 ]
Anand, Sunny [1 ]
机构
[1] Amity Univ, Sect 125, Noida, Uttar Pradesh, India
[2] Dr BR Ambedkar Natl Inst Technol, Jalandhar, Punjab, India
[3] Jamia Millia Islamia, New Delhi, India
关键词
Charge plasma technique; SiGe sourced Doping-less Tunnel FET (SiGe sourced DLTFET); Ferroelectric material (FE); Negative capacitance (NC); Landau-Khalatnikov (LK) equation; PERFORMANCE ANALYSIS; SIMULATION; ANALOG;
D O I
10.1016/j.spmi.2020.106580
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper proposes and investigates the performance of SiGe sourced Doping-less Tunnel Field Effect Transistor (DLTFET) by applying non-hysteretic Negative Capacitance (NC) effect using a ferroelectric material PZT. The parameters of PZT such as thickness (t(FE)), capacitance (C-FE) and voltage (V-FE) across the ferroelectric are calculated using the Landau-Khalatnikov equation. The device can operate at a gate voltage of 0.49 V [optimized] with a lowest achieved threshold voltage (V-T) similar to 0.065 V. The average sub-threshold slope (AVSS) was scaled down to similar to 20 mV/dec and the sub-threshold slope (SS) was reduced to similar to 15.5 mV/dec at PZT thickness (t(FE)) 1.50 x 10(-04) cm without affecting the maximum ON-current and the minimum OFF-current attained by the device. The effect of varying t(FE) on the simulated results has also been investigated. An intermediate value of t(FE) i.e. 1.50 x 10(-04) cm is proposed to be ideal for the SiGe sourced DLTFET. The performance of the device is also measured by contour properties under the combined effect of reduced gate voltage and varying t(FE). From all the simulation results and their study, it is observed that Negative Capacitance based SiGe DLTFET provides a better SS and V-T with a significantly low gate voltage making it ideal for a low power-consuming device.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Improving the Performance of a Doping-Less Carbon Nanotube FET with Dual Junction Source and Drain Regions: Numerical Studies
    Ghodrati, Maryam
    Mir, Ali
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (10)
  • [32] Design and analysis of negative capacitance based dual material dopingless tunnel FET
    Singh, Archika
    Sajad, Mumin
    Singh, Amandeep
    Kumar, Naveen
    Amin, S. Intekhab
    Anand, Sunny
    SUPERLATTICES AND MICROSTRUCTURES, 2021, 156
  • [33] Simulation study about negative capacitance effects on recessed channel tunnel FET
    Kim, Shinhee
    Go, Seungwon
    Kim, Sangwan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SC)
  • [34] Analog and RF performance of doping-less tunnel FETs with Si0.55Ge0.45 source
    Anand, Sunny
    Sarin, R. K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (03) : 850 - 856
  • [35] Design and Analog Performance Analysis of Triple Material Gate Based Doping-Less Tunnel Field Effect Transistor
    Mushtaq, Umar
    Solay, Leo Raj
    Amine, S. Intekhab
    Anand, Sunny
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (08) : 1177 - 1182
  • [36] Si0.5Ge0.5 Single and Hetero-gate dielectric Doping-less Tunnel FETs
    Naik, Vinod
    Chauhan, Sudakar Singh
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 635 - 638
  • [37] Machine learning-based output prediction of negative capacitance tunnel-FET
    Mukherjee, Adrija
    Debnath, Papiya
    Chanda, Manash
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (08) : 1331 - 1345
  • [38] Transient performance estimation of charge plasma based negative capacitance junctionless tunnel FET
    Sangeeta Singh
    P.N.Kondekar
    Pawan Pal
    Journal of Semiconductors, 2016, 37 (02) : 70 - 74
  • [39] Ge/GaAs Based Negative Capacitance Tunnel FET Biosensor: Proposal and Sensitivity Analysis
    Paul, Omdarshan
    Rajan, Chithraja
    Samajdar, Dip Prakash
    Hidouri, Tarek
    Nasr, Samia
    SILICON, 2022, 14 (16) : 10475 - 10483
  • [40] Negative capacitance split source tunnel FET as dielectric modulated highly sensitive biosensor
    Pathakamuri, Anil Kumar
    Pandey, Chandan Kumar
    Ghosh, Puja
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2024,