A hardware/software platform for QoS bridging over multi-chip NoC-based systems

被引:2
|
作者
Nejad, Ashkan Beyranvand [1 ]
Molnos, Anca [1 ]
Martinez, Matias Escudero [1 ]
Goossens, Kees [2 ]
机构
[1] Delft Univ Technol, Comp Engn Lab, NL-2628 CD Delft, Netherlands
[2] Eindhoven Univ Technol, Elect Syst Grp, NL-5612 AZ Eindhoven, Netherlands
关键词
Distributed SoCs; Bridge architecture; Networks-on-Chip; Quality of service; Prototype; Verification; ON-CHIP; FPGA; NETWORKS; DESIGN;
D O I
10.1016/j.parco.2013.04.011
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Recent embedded systems integrate a growing number of intellectual property cores into increasingly large designs. Implementation, prototyping, and verification of such large systems has become very challenging. One of the reasons is that chips/FPGAs resources are limited and therefore it is not always possible to implement the whole design in the traditional system-on-a-chip solutions. The state-of-the-art is to partition such systems into smaller sub-systems to implement each on a separate chip. Consequently, it requires interconnecting separate chips/FPGAs. Since Networks-on-Chip (NoCs) have become common interconnection solutions in embedded designs, we propose to bridge NoC-based SoCs enabling a generic multi-chip systems interconnection. In this context, the contribution of this paper is threefold, (i) we explore the NoC protocol stack to determine the best layer for implementing the off-chip bridge, (ii) we propose a generic hardware architecture for the bridge, and (iii) we develop a new software architecture enabling seamless configuration and communication of multi-chip NoC-based SoCs. Finally, we demonstrate performance, i.e., bandwidth and latency, of the bridge in a multi-FPGA platform, while the bridge guarantees QoS of traffic. The synthesis results indicate the implementation area cost of the bridge is only 1% of Xilinx Virtex6 FPGA. (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:424 / 441
页数:18
相关论文
共 44 条
  • [41] UML-Based Hardware/Software Co-Design Platform for Dynamically Partially Reconfigurable Network Security Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    [J]. 2008 13TH ASIA-PACIFIC COMPUTER SYSTEMS ARCHITECTURE CONFERENCE, 2008, : 92 - 99
  • [42] Hardware/Software Co-design of 2D THz SAR Imaging for FPGA-based Systems-on-Chip
    Kamaleldin, Ahmed
    Aliagha, Ensieh
    Batra, Aman
    Wiemeler, Michael
    Kaiser, Thomas
    Goehringer, Diana
    [J]. 2022 FIFTH INTERNATIONAL WORKSHOP ON MOBILE TERAHERTZ SYSTEMS (IWMTS), 2022,
  • [43] Self-Organization Simulation over Geographical Information Systems Based on Multi-Agent Platform
    Ghnemat, Rawan
    Bertelle, Cyrille
    Duchamp, Gerard H. E.
    [J]. COMPLEX SYSTEMS AND SELF-ORGANIZATION MODELLING, 2009, : 107 - +
  • [44] A Fault-tolerant Structure for Reliable Multi-core Systems Based on Hardware-Software Co-design
    Xia, Bingbing
    Qiao, Fei
    Yang, Huazhong
    Wang, Hui
    [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 191 - 197