Monolithic 3D-enabled High Performance and Energy Efficient Network-on-Chip

被引:20
|
作者
Das, Sourav [1 ]
Doppa, Janardhan Rao [1 ]
Pande, Partha Pratim [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Washington State Univ, Sch EECS, Pullman, WA 99164 USA
[2] Duke Univ, Dept ECE, Durham, NC USA
基金
美国国家科学基金会;
关键词
Monolithic integration; M3D; NoC; energy efficient; high performance; TSV; thermal profile; NOC; ARCHITECTURE; PLATFORM; DESIGN;
D O I
10.1109/ICCD.2017.43
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emergence of monolithic 3D (M3D) integration has opened up the possibility of designing the ultra-low-power and high-performance circuits and systems. The smaller dimensions of monolithic inter-tier vias (MIVs) offer high density integration, the flexibility of partitioning logic blocks across multiple tiers, and significantly reduced total wire-length. In this work, we explore the design space of M3D-enabled energy-efficient NoC architectures and present a comparative performance evaluation with TSV-based counterparts. We describe the optimization of the link and router placements of the M3D-enabled NoC to ensure maximum achievable performance. The placement of M3D-enabled routers and links are explored using a machine-learning-inspired optimization algorithm. The proposed M3D-enabled NoC architecture achieves 32% lower energy-delay-product (EDP) compared to the conventional mesh-based counterpart. We also demonstrate that for the diverse set of benchmarks considered in this work, the M3D-enabled NoC, on an average, achieves 28% lower EDP than the TSV-based counterpart.
引用
收藏
页码:233 / 240
页数:8
相关论文
共 50 条
  • [1] Impact of Electrostatic Coupling on Monolithic 3D-enabled Network on Chip
    Lee, Dongjin
    Das, Sourav
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Chakrabarty, Krishnendu
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (06)
  • [2] Performance and Thermal Tradeoffs for Energy-Efficient Monolithic 3D Network-on-Chip
    Lee, Dongjin
    Das, Sourav
    Doppa, Janardhan Rao
    Pane, Partha Pratim
    Chakrabarty, Krishnendu
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (05)
  • [3] Energy efficient 3D network-on-chip based on approximate communication
    Momeni, M.
    Shahhoseini, H. S.
    [J]. COMPUTER NETWORKS, 2022, 203
  • [4] Network-on-Chip Design Guidelines for Monolithic 3-D Integration
    Akgun, Itir
    Stow, Dylan
    Xie, Yuan
    [J]. IEEE MICRO, 2019, 39 (06) : 46 - 53
  • [5] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Md. Hasan Furhad
    Jong-Myon Kim
    [J]. The Journal of Supercomputing, 2014, 69 : 766 - 792
  • [6] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Furhad, Md Hasan
    Kim, Jong-Myon
    [J]. JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 766 - 792
  • [7] High-Performance and Energy-Efficient Network-on-Chip Architectures for Graph Analytics
    Duraisamy, Karthi
    Lu, Hao
    Pande, Partha Pratim
    Kalyanaraman, Ananth
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (04)
  • [8] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [9] Agile: A Learning-Enabled Power and Performance-Efficient Network-on-Chip Design
    Zheng, Hao
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 223 - 236
  • [10] Performance and Power Consumption Analysis of Memory Efficient 3D Network-on-Chip Architecture
    Yu, Xiao
    Li, Li
    Zhang, Yuang
    Pan, Hongbing
    He, Shuzhuan
    [J]. 2013 10TH IEEE INTERNATIONAL CONFERENCE ON CONTROL AND AUTOMATION (ICCA), 2013, : 340 - 344