Design and System-Level Simulation of a Novel On-Chip Test Based on Macromodels

被引:1
|
作者
Guan, Le [1 ]
Gao, JiaLi [2 ]
Chu, JinKui [1 ]
机构
[1] Dalian Univ Technol Precis & Nontradit Machining, Minist Educ, Key Lab, Dalian, Peoples R China
[2] Key Lab Micro Nano Technol & Syst Liaoning Prov, Dalian, Peoples R China
来源
MEMS/NEMS NANO TECHNOLOGY | 2011年 / 483卷
关键词
On-chip test; System-level simulation; Macromodels; Krylov subspace;
D O I
10.4028/www.scientific.net/KEM.483.38
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The methods of on-chip integrated testing have a wide application with the development of the study for MEMS materials properties measurement in microscale. A novel on-chip integrated micro-tensile testing system is designed through system-level simulation based on macromodels to measure the fracture strength and fatigue mechanical properties of polysilicon thin films. The structure of testing instrument consists of V-beam electrothermal actuator, differential capacitance sensor, supporting spring and specimen. The capacitance signal is sensed and controlled by a second sigma-delta modulator circuit. The analytic macromodel of polysilicon thin film specimen considering geometric nonlinearity and the numerical reduced-order model of V-beam electrothermal actuator based on Krylov subspace projection are created separately and described in the MAST hardware language. The mechanical structure dimension size and circuit components parameters are determined and optimized according to system-level simulation. The computing result has shown that the self-build macromodels and the on-chip integrated test system are efficient and reliable.
引用
收藏
页码:38 / +
页数:2
相关论文
共 50 条
  • [31] Network-on-chip modeling for system-level multiprocessor simulation
    Madsen, J
    Mahadevan, S
    Virk, K
    Gonzalez, M
    RTSS 2003: 24TH IEEE INTERNATIONAL REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 2003, : 265 - 274
  • [32] Incorporating PVT variations in system-level power exploration of on-chip communication architectures
    Pasricha, Sudeep
    Park, Young-Hwan
    Kurdahi, Fadi J.
    Dutt, Nikil
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 363 - 370
  • [33] On-chip transient detection circuit for system-level ESD protection in CMOS ICs
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    Shih, Pi-Chia
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 361 - 364
  • [34] A System-level Transprecision FPGA Accelerator for BLSTM Using On-chip Memory Reshaping
    Diamantopoulos, Dionysios
    Hagleitner, Christoph
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 341 - 344
  • [35] Bright 3D Display, Native and Integrated On-Chip or System-Level
    Ellwood, Sutherland C., Jr.
    THREE-DIMENSIONAL IMAGING, VISUALIZATION, AND DISPLAY 2011, 2011, 8043
  • [36] New Transient Detection Circuit for On-Chip Protection Design Against System-Level Electrical-Transient Disturbance
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (10) : 3533 - 3543
  • [37] Modeling, simulation and design in system-level for a chemiluminescence microreactor
    Chen, Xueye
    Shen, Jienan
    Sensor Letters, 2015, 13 (06) : 523 - 527
  • [38] ON-CHIP DIAGNOSTICS TEST FIFO MEMORY CELLS AT SYSTEM LEVEL
    CHAN, T
    FREIE, M
    KNORPP, K
    ELECTRONIC DESIGN, 1988, 36 (13) : 117 - 121
  • [39] System-level model integration of design and simulation for mechatronic systems based on SysML
    Cao, Yue
    Liu, Yusheng
    Paredis, Christiaan J. J.
    MECHATRONICS, 2011, 21 (06) : 1063 - 1075
  • [40] Linear and nonlinear macromodels for system-level signal integrity and EMC assessment
    Canavero, F
    Grivet-Talocia, S
    Maio, IA
    Stievano, IS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2005, E88B (08) : 3121 - 3126