Analysis of Drain Linear Current Turn-Around Effect in Off-State Stress Mode in pMOSFET

被引:8
|
作者
Jung, Seung-Geun [1 ]
Lee, Sul-Hwan [1 ]
Kim, Choong-Ki [2 ]
Yoo, Min-Soo [2 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
[2] SK Hynix Inc, DRAM Dev Device, Incheon 17336, South Korea
关键词
Stress; Degradation; Logic gates; MOSFET circuits; Quality of experience; Stress measurement; Random access memory; off-state stress; gidl-state stress; pMOSFET; interface trap; oxide charge trap; turn-around effect; DEGRADATION; VOLTAGE;
D O I
10.1109/LED.2020.2989324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The turn-around effect of drain linear current (I-dlin) with stress time in a pMOSFET in the off-state stress is investigated. The degradation rate of I-dlin increases to a maximum of 6.1% at 20 s of the stress time and then continuously decreases to 3.35% at 1000 s in the off-state stress. The turn-around effect is analyzed by comparing the degradation rates of the performance parameters (I-dlin, I-dsat, SS, and V-th) in the off -state and gate induced drain leakage (gidl) -state stress modes. The results indicate that the I-dlin turn-around effect in the off-state stress, which occurs as an effect of the negative oxide charge (Q(ox)) formation, is more significant than that of the interface trap (N-it) for short stress time (before 20 s), and the donor-like N-it formation has major effects compared to those of Q(ox) over a long stress time (after 20 s). This observation shows that the stress-induced trap generation can be investigated even if the protection diode exists and critically impacts the drain current degradation and should be seriously considered in the reliability of a DRAM circuit.
引用
收藏
页码:804 / 807
页数:4
相关论文
共 50 条
  • [41] ON-State Current Paths and OFF-State Leakage in Nanoscale Silicene Field-Effect Transistors
    Zheng, Jun
    Ma, Li
    Li, Chunlei
    Yuan, Ruiyang
    Chi, Feng
    Guo, Yong
    PHYSICAL REVIEW APPLIED, 2023, 20 (01)
  • [42] VOLTAGE-CURRENT CHARACTERISTIC ANALYSIS FOR THE GALLIUM-ARSENIDE STRUCTURES IN OFF-STATE
    ARDZHANOV, AS
    BOGATOV, NM
    SLUTSKII, AA
    RADIOTEKHNIKA I ELEKTRONIKA, 1992, 37 (05): : 925 - 933
  • [43] Reduction of off-state leakage current in Schottky barrier thin-film transistors (SBTFT) by a field-induced drain
    Yeh, KL
    Lin, HC
    Huang, RG
    Tsai, RW
    Huang, TY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (4B): : 2625 - 2629
  • [44] Low Off-State Drain Current Poly-Si TFT with Ni-Mediated Crystallization of Ultrathin a-Si
    Oh, Jae Hwan
    Kang, Dong Han
    Park, Mi Kyung
    Jang, Jin
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2009, 12 (03) : J29 - J32
  • [45] Anomalous variations of OFF-state leakage current in poly-Si TFT under static stress
    Chang, KM
    Chung, YH
    Lin, GM
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) : 255 - 257
  • [46] Characterization of Threshold Voltage Instability Under OFF-State Drain Stress and Its Impact on p-GaN HEMT Performance
    Yang, Fei
    Xu, Chi
    Akin, Bilal
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (04) : 4026 - 4035
  • [47] Trade-off between gate leakage current and threshold voltage stability in power HEMTs during ON-state and OFF-state stress
    Favero, D.
    De Santi, C.
    Stockman, A.
    Nardo, A.
    Vanmeerbeek, P.
    Tack, M.
    Meneghesso, G.
    Zanoni, E.
    Meneghini, M.
    MICROELECTRONICS RELIABILITY, 2023, 150
  • [48] Source-Drain Punch-Through Analysis of High Voltage Off-State AlGaN/GaN HEMT Breakdown
    Jiang, H.
    Li, X.
    Wang, J.
    Zhu, L.
    Wang, H.
    Liu, J.
    Wang, M.
    Yu, M.
    Wu, W.
    Zhou, Y.
    Dai, G.
    33RD INTERNATIONAL CONFERENCE ON THE PHYSICS OF SEMICONDUCTORS, 2017, 864
  • [49] Dynamic Interplay of Surface and Buffer Traps in Determining Drain Current Injection induced Device Instability in OFF-state of AlGaN/GaN HEMTs
    Mir, Mehak Ashraf
    Joshi, Vipin
    Chaudhuri, Rajarshi Roy
    Munshi, Mohammad Ateeb
    Malik, Rasik Rashid
    Shrivastava, Mayank
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [50] Reduced OFF-state current and suppressed ambipolarity in a dopingless vertical TFET with dual-drain for high-frequency circuit applications
    Gorla, Siva Rama Krishna
    Pandey, Chandan Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 177