Analysis of Drain Linear Current Turn-Around Effect in Off-State Stress Mode in pMOSFET

被引:8
|
作者
Jung, Seung-Geun [1 ]
Lee, Sul-Hwan [1 ]
Kim, Choong-Ki [2 ]
Yoo, Min-Soo [2 ]
Yu, Hyun-Yong [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul 02841, South Korea
[2] SK Hynix Inc, DRAM Dev Device, Incheon 17336, South Korea
关键词
Stress; Degradation; Logic gates; MOSFET circuits; Quality of experience; Stress measurement; Random access memory; off-state stress; gidl-state stress; pMOSFET; interface trap; oxide charge trap; turn-around effect; DEGRADATION; VOLTAGE;
D O I
10.1109/LED.2020.2989324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The turn-around effect of drain linear current (I-dlin) with stress time in a pMOSFET in the off-state stress is investigated. The degradation rate of I-dlin increases to a maximum of 6.1% at 20 s of the stress time and then continuously decreases to 3.35% at 1000 s in the off-state stress. The turn-around effect is analyzed by comparing the degradation rates of the performance parameters (I-dlin, I-dsat, SS, and V-th) in the off -state and gate induced drain leakage (gidl) -state stress modes. The results indicate that the I-dlin turn-around effect in the off-state stress, which occurs as an effect of the negative oxide charge (Q(ox)) formation, is more significant than that of the interface trap (N-it) for short stress time (before 20 s), and the donor-like N-it formation has major effects compared to those of Q(ox) over a long stress time (after 20 s). This observation shows that the stress-induced trap generation can be investigated even if the protection diode exists and critically impacts the drain current degradation and should be seriously considered in the reliability of a DRAM circuit.
引用
收藏
页码:804 / 807
页数:4
相关论文
共 50 条
  • [1] Effect of nitrogen on the off-state drain leakage current
    Huang, JY
    Chen, TP
    Tse, MS
    Ang, CH
    Manju, S
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 73 - 76
  • [2] Analytical expressions for the drain current of a nanotransistor in the off-state regime
    Krahlisch, M.
    Wulf, U.
    Kucera, J.
    Richter, H.
    Hoentschel, J.
    PHYSICA STATUS SOLIDI C: CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 11, NO 1, 2014, 11 (01): : 113 - 116
  • [3] HOT-CARRIER-INDUCED OFF-STATE CURRENT LEAKAGE IN SUBMICROMETER PMOSFET DEVICES
    FANG, H
    FANG, P
    YUE, JT
    IEEE ELECTRON DEVICE LETTERS, 1994, 15 (11) : 463 - 465
  • [4] Impact of Off-State Stress and Negative Bias Temperature Instability on Degradation of Nanoscale pMOSFET
    Lee, Nam-Hyun
    Kim, Hyungwook
    Kang, Bongkoo
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) : 137 - 139
  • [5] Integrated Test Circuit for Off-State Dynamic Drain Stress Evaluation
    Hai, J.
    Cacho, F.
    Federspiel, X.
    Garba-Seybou, T.
    Divay, A.
    Lauga-Larroze, E.
    Arnould, J. -D.
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [6] Effect of OFF-State Stress and Drain Relaxation Voltage on Degradation of a Nanoscale nMOSFET at High Temperature
    Lee, Nam-Hyun
    Baek, Dohyun
    Kang, Bongkoo
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (07) : 856 - 858
  • [7] Off-state stress-induced reduction of off-state current in polycrystalline silicon thin film transistors
    Krishnan, AT
    Fonash, SJ
    1999 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 37TH ANNUAL, 1999, : 42 - 46
  • [8] Layout Dependency of PMOS off Current Degradation due to Off-State Stress
    Seo, Jae Yong
    Park, Hong Sik
    Lee, Sabina
    Kang, Tae Hun
    Kang, Gu Gwan
    Kwak, Byung Heon
    Lee, Won Shik
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 969 - 970
  • [9] Reducing off-state leakage current in dopingless transistor employing dual metal drain
    Zafar, Samreen
    Raushan, Mohd Adil
    Ahmad, Shameem
    Siddiqui, M. Jawaid
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
  • [10] A NEW DRAIN-CURRENT INJECTION TECHNIQUE FOR THE MEASUREMENT OF OFF-STATE BREAKDOWN VOLTAGE IN FETS
    BAHL, SR
    DELALAMO, JA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (08) : 1558 - 1560