The FPGA time-to-digital converter for the large-scale detector TREK based on multi-wire drift chambers

被引:2
|
作者
Vorobev, V. S. [1 ]
Borisov, A. A. [1 ,2 ]
Kozhin, A. S. [1 ,2 ]
Kompaniets, K. G. [1 ]
Fakhrutdinov, R. M. [1 ,2 ]
Zadeba, E. A. [1 ]
机构
[1] Natl Res Nucl Univ MEPhI, Moscow Engn Phys Inst, Kashirskoe Shosse 31, Moscow 115409, Russia
[2] RF SSC Inst High Energy Phys, Protvino, Russia
来源
JOURNAL OF INSTRUMENTATION | 2020年 / 15卷 / 08期
基金
俄罗斯基础研究基金会;
关键词
Electronic detector readout concepts (gas; liquid); Front-end electronics for detector readout;
D O I
10.1088/1748-0221/15/08/C08007
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The new large-scale coordinate-tracking detector TREK is under construction in MEPhI. It is based on 264 multi-wire drift chambers (4000 x 508 x 112 mm(3) size) developed in IHEP for experiments on the neutrino channel of the U-70 accelerator, and will have 250 m(2) of continuous effective area. The main goal of the project is the solution of so-called "muon puzzle": the unpredicted by any theory excess of high multiplicity muon bundles generated by ultra-high energy primary cosmic rays. Besides of a set of field-forming wires, each multi-wire drift chamber has 4 signal ones. The current from these wires is processed by the shaper-amplifier AMP-4, mounted on the front of the chamber. It generates LVDS pulses that should be processed by multi-channel TDC that faces two main requirements: large matching window (more than 6000 ns) with last significant digit (LSD) less than 10 ns and capability to hold more than 50 hits per channel in a single event. These conditions were fulfilled by the new time-to-digital converter developed on the basis of Cyclone V FPGA in MEPhI. This paper presents the design of the TDC, its main features and the first benchmarks of its performance.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] A 96-channel FPGA-based Time-to-Digital Converter (TDC) and fast trigger processor module with multi-hit capability and pipeline
    Bogdan, M
    Frisch, H
    Heintz, M
    Paramonov, A
    Sanders, H
    Chappa, S
    DeMaat, R
    Klein, R
    Miao, T
    Wilson, P
    Phillips, TJ
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2005, 554 (1-3): : 444 - 457
  • [42] A Fast-lock Synchronous Multi-phase Clock Generator based on a Time-to-Digital Converter
    Shin, Dongsuk
    Koo, Jabeom
    Yun, Won-Joo
    Choi, Young Jung
    Kim, Chulwoo
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1 - +
  • [43] Implementation of a FPGA-Based Time-to-Digital Converter Utilizing Opposite-Transition Propagation and Virtual Bin Method
    Lee, Daehee
    Kwon, Sun Il
    IEEE TRANSACTIONS ON RADIATION AND PLASMA MEDICAL SCIENCES, 2025, 9 (02) : 148 - 156
  • [44] An FPGA-Based High-Precision Pulsewidth Measurement Time-to-Digital Converter With Dual-TDL Multiplexer Encoder
    Duan, Wenhao
    Feng, Changqing
    Wang, Junchen
    Zhai, Chen
    Shen, Zhongtao
    Liu, Shubin
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2025, 72 (03) : 705 - 712
  • [45] Two-Stage Clock-Free Time-to-Digital Converter Based on Vernier and Tapped Delay Lines in FPGA Device
    Szplet, Ryszard
    Czuba, Arkadiusz
    ELECTRONICS, 2021, 10 (18)
  • [46] A 16-Channel FPGA-Based Time-to-Digital Converter for Pulse Width Modulation Circuitry for Silicon Photomultiplier Readout
    Hong, Key Jo
    Bieniosek, Matthew F.
    Kim, Ealgoo
    Levin, Craig S.
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [47] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    Journal of Semiconductors, 2013, (03) : 81 - 85
  • [48] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    Jiang Chen
    Huang Yumei
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (03)
  • [49] A multi-path gated ring oscillator based time-to-digital converter in 65 nm CMOS technology
    江晨
    黄煜梅
    洪志良
    Journal of Semiconductors, 2013, 34 (03) : 81 - 85
  • [50] Multi-FPGA digital hardware design for detailed large-scale real-time electromagnetic transient simulation of power systems
    Chen, Yuan
    Dinavahi, Venkata
    IET GENERATION TRANSMISSION & DISTRIBUTION, 2013, 7 (05) : 451 - 463