Implementation and Evaluation of Power Consumption of an Iris Pre-processing Algorithm on Modern FPGA

被引:0
|
作者
Blasinsky, Henryk [1 ]
Amiel, Frederic [1 ]
Ea, Thomas [1 ]
Rossant, Florence [1 ]
Mikovicova, Beata [1 ]
机构
[1] Inst Super Elect Paris, F-75006 Paris, France
关键词
FPGA; power optimization; dilation; erosion; general purpose processor; SoPC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the efficiency and applicability of several power reduction techniques applied on a modern 65nm FPGA is described. For image erosion and dilation algorithms, two major solutions were tested and compared with respect to power and energy consumption. Firstly the algorithm was run on a general purpose processor (gpp) NIOS and then hardware architecture of an Intellectual Property (IP) was designed. Furthermore IPs design was improved by applying a number of power optimization techniques. They involved RTL level clock gating, power driven synthesis with fitting and appropriate coding style. Results show that hardware implementation is much more energy efficient than a general purpose processor and power optimization schemes can reduce the overall power consumption on an FPGA.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 50 条
  • [21] The Use of FPGA Evaluation Board as Data Acquisition and Pre-processing System for Synthetic Aperture Radar
    Drozdowicz, Jedrzej
    Samczynski, Piotr
    Wielgo, Maciej
    Gromek, Damian
    Klincewicz, Karol
    2015 16TH INTERNATIONAL RADAR SYMPOSIUM (IRS), 2015, : 535 - 540
  • [22] Embedded Landmark implementation for Deep Learning pre-processing
    Choura, Hedi
    Frikha, Tarek
    Baklouti, Mouna
    Chaabane, Faten
    2020 5TH INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR SIGNAL AND IMAGE PROCESSING (ATSIP'2020), 2020,
  • [23] Audio Pre-Processing and Beamforming Implementation on Embedded Systems
    Wang, Jian-Hong
    Le, Phuong Thi
    Kuo, Shih-Jung
    Tai, Tzu-Chiang
    Li, Kuo-Chen
    Chen, Shih-Lun
    Wang, Ze-Yu
    Pham, Tuan
    Li, Yung-Hui
    Wang, Jia-Ching
    ELECTRONICS, 2024, 13 (14)
  • [24] Hardware Implementation of Fissential Pre-processing & Morphological Operations in Image Processing
    Perera, Randika
    Premasiri, Swapna
    PROCEEDINGS OF THE 2017 6TH NATIONAL CONFERENCE ON TECHNOLOGY & MANAGEMENT (NCTM) - EXCEL IN RESEARCH AND BUILD THE NATION, 2017, : 142 - 146
  • [25] Perceptual Evaluation of Pre-processing for Video Transcoding
    Huang, Shiyu
    Luo, Ziyuan
    Xu, Jiahua
    Zhou, Wei
    Chen, Zhibo
    2021 INTERNATIONAL CONFERENCE ON VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2021,
  • [26] Pre-processing algorithm of unconstrained handwritten numerals recognition
    Moshi Shibie yu Rengong Zhineng, 3 (243-250):
  • [27] Multiscale hybrid algorithm for pre-processing of ultrasound images
    Ilesanmi, Ademola E.
    Idowu, Oluwagbenga P.
    Chaumrattanakul, Utairat
    Makhanov, Stanislav S.
    BIOMEDICAL SIGNAL PROCESSING AND CONTROL, 2021, 66 (66)
  • [28] Fast motion estimation from pre-processing algorithm
    Hu, Zhao-Zheng
    Li, Na
    Tan, Zheng
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2006, 38 (10): : 1709 - 1711
  • [29] Image pre-processing algorithm based on lateral inhibition
    Zi Fang
    Zhao Dawei
    Zhang Ke
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL II, 2007, : 701 - 705
  • [30] Generic FPGA Pre-Processing Image Library for Industrial Vision Systems
    Ferreira, Diogo
    Moutinho, Filipe
    Matos-Carvalho, Joao P.
    Guedes, Magno
    Deusdado, Pedro
    SENSORS, 2024, 24 (18)