Implementation and Evaluation of Power Consumption of an Iris Pre-processing Algorithm on Modern FPGA

被引:0
|
作者
Blasinsky, Henryk [1 ]
Amiel, Frederic [1 ]
Ea, Thomas [1 ]
Rossant, Florence [1 ]
Mikovicova, Beata [1 ]
机构
[1] Inst Super Elect Paris, F-75006 Paris, France
关键词
FPGA; power optimization; dilation; erosion; general purpose processor; SoPC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the efficiency and applicability of several power reduction techniques applied on a modern 65nm FPGA is described. For image erosion and dilation algorithms, two major solutions were tested and compared with respect to power and energy consumption. Firstly the algorithm was run on a general purpose processor (gpp) NIOS and then hardware architecture of an Intellectual Property (IP) was designed. Furthermore IPs design was improved by applying a number of power optimization techniques. They involved RTL level clock gating, power driven synthesis with fitting and appropriate coding style. Results show that hardware implementation is much more energy efficient than a general purpose processor and power optimization schemes can reduce the overall power consumption on an FPGA.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 50 条
  • [1] Research of Image Pre-processing Algorithm Based on FPGA
    Yang Yongjin
    Zhou Xinmei
    Xiang Zhongfan
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2013, 6 (04): : 1499 - 1515
  • [2] Research of image pre-processing algorithm based on FPGA
    Yongjin, Y. (yangyongjin007@163.com), 1600, Exeley Inc (06):
  • [3] Infrared Image Pre-Processing and IR/RGB Registration with FPGA Implementation
    Lielamurs, Edgars
    Cvetkovs, Andrejs
    Novickis, Rihards
    Ozols, Kaspars
    ELECTRONICS, 2023, 12 (04)
  • [4] Pre-processing VDIF Data in FPGA
    Gan, Jiangying
    Xu, Zhijun
    2018 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS-TOYAMA), 2018, : 723 - 728
  • [5] Pre-processing of convolutional codes for reducing decoding power consumption
    Shao, Wei
    Brackenbury, Linda
    2008 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-12, 2008, : 2957 - 2960
  • [6] An approach for document Pre-Processing and K Means Algorithm Implementation
    Gowtham, S.
    Goswami, Mausumi
    Balachandran, K.
    Purkayastha, Bipul Syam
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC), 2014, : 162 - 166
  • [7] FPGA Based Filters for EEG Pre-processing
    Sundaram, Kalyana
    Marichamy
    Pradeepa
    2016 SECOND INTERNATIONAL CONFERENCE ON SCIENCE TECHNOLOGY ENGINEERING AND MANAGEMENT (ICONSTEM), 2016, : 572 - 576
  • [8] Iris Recognition System Based on DSP Hardware Design and the Pre-Processing Algorithm Research
    Dong Jingwei
    Li Juyan
    Liu Bingru
    Dong Cheng
    Tang Guanhua
    PROCEEDINGS OF 2013 IEEE 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2013, : 749 - 753
  • [9] Design and Implementation of Robust Low Power ECG Pre-processing Module
    Tripathi, Kirti
    Sohal, Harsh
    Jain, Shruti
    IETE JOURNAL OF RESEARCH, 2022, 68 (04) : 2716 - 2722
  • [10] Pre-processing algorithm for video coding
    Xie, Zheng-Guang
    Bao, Zhi-Hua
    Xu, Chen
    Zhang, Guo-An
    Zhang, Shi-Bin
    Yang, Yong-Jie
    Guangdianzi Jiguang/Journal of Optoelectronics Laser, 2009, 20 (12): : 1646 - 1650