A Low-voltage low-power programmable 5GHz frequency synthesizer in standard 0.18 μm CMOS process

被引:1
|
作者
Yeh, ML [1 ]
Liou, WR [1 ]
Chen, TH [1 ]
Lin, YC [1 ]
机构
[1] Natl Taiwan Ocean Univ, Dept Elect Engn, Chilung, Taiwan
关键词
frequency synthesizer; Colpitts; injection locked frequency divider; voltage-controlled oscillator; phase-locked loop;
D O I
10.1080/00207210500443110
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-voltage programmable frequency synthesizer with 12.5 mW power consumption is designed for wireless communications. This synthesizer is implemented using Taiwan Semiconductor Manufacture Company (TSMC) 0.18 mm 1P6M triple-well technology, with an operating voltage of 1.5 volts, and an output frequency range from 4.58 GHz to 5.20 GHz. Based on the structure of phase-locked loop, we developed this fully integrated frequency synthesizer using the phase-locked (PLL) loop structure, consisting of a phase/frequency detector (PFD), a charge pump, a low-pass filter, a voltage-controlled oscillator, and a frequency divider. The PFD is composed of dynamic two-phase master-slave pass-transistor flip-flops. Only single-edge clocks are used to minimize clock skew. To reduce the charge sharing and clock feed-through problems a novel charge pump structure is designed. A three-order low-pass filter is used to filter out the high-frequency alias of charge pump circuit. The voltage-controlled oscillator adopts a novel differential Colpitts oscillator structure to increase the oscillator frequency to 5 GHz. An injection-locked frequency divider is used in the PLL feedback path to reduce the overall power consumption.
引用
收藏
页码:97 / 113
页数:17
相关论文
共 50 条
  • [1] A low-voltage low-power programmable fractional PLL in 0.18-μm CMOS process
    M. Zhang
    M. R. Haider
    S. K. Islam
    R. Vijayaraghavan
    A. B. Islam
    [J]. Analog Integrated Circuits and Signal Processing, 2010, 65 : 33 - 42
  • [2] A low-voltage low-power programmable fractional PLL in 0.18-μm CMOS process
    Zhang, M.
    Haider, M. R.
    Islam, S. K.
    Vijayaraghavan, R.
    Islam, A. B.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 65 (01) : 33 - 42
  • [3] A low-voltage, low-power direct-conversion CMOS receiver for 5GHz wireless LAN
    Wu, CW
    Hsu, KYJ
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1021 - 1024
  • [4] A 5GHz, 1.5 Volt and very low-power CMOS frequency synthesizer for wireless communications
    Mirzaei, A
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 536 - 539
  • [5] Low-voltage low-power CMOS IF programmable gain amplifier
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 276 - +
  • [6] Low-voltage low-power CMOS programmable gain amplifier
    Calvo, B.
    Sanz, M. T.
    Celma, S.
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 101 - +
  • [7] A low phase noise and low power 3-5 GHz frequency synthesizer in 0.18 μm CMOS technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Salem, Sanaz
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (06) : 740 - 750
  • [8] A low-voltage low-power digital-audio ΣΔ modulator in 0.18-μm CMOS
    Gu, JY
    Ahmadi, M
    Miller, WC
    [J]. VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 79 - 82
  • [9] Novel approach to low-voltage low-power bandgap reference voltage in standard CMOS process
    Fayomi, Christian Jesus B.
    Stratz, Stephen J.
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 208 - +
  • [10] Low-voltage low-power 100 MHz programmable gain amplifier in 0.35 μm CMOS
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 48 (03) : 263 - 266