Design of an unsaturated core-based fault current limiter to tackle unsymmetrical faults

被引:1
|
作者
Pirhadi, Alireza [1 ]
Shayan, Hossein [1 ]
Bina, Mohammad Tavakoli [1 ]
机构
[1] KN Toosi Univ Technol, Fac Elect Engn, Tehran, Iran
关键词
Fault current limiter; Unsaturated core; Unsymmetrical faults; Thyristor controlled braking resistor; Over-voltage reduction; Sequence networks; TRANSIENT STABILITY; PERFORMANCE; FCL;
D O I
10.1016/j.epsr.2020.106482
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to increasing demand for electrical power in nowadays power grids, inevitably, the short circuit current will be increased. The power system faults are categorized in two groups: first, the symmetrical three-phase faults which generally caused by the carelessness of operating personnel and second, unsymmetrical faults which are very contingent in transmission system. The latter is the principal aim of this paper. Fault Current Limiter (FCL) is a device to limit the fault current. Conventional core-based FCLs have some drawbacks such as: (1) core losses and heat generation caused by permanent operation in saturation region under normal condition, (2) requiring two cores per phase that makes FCL bulky and (3) extra cost, losses as well as reducing reliability by using external DC source. This paper proposes a novel method for limiting unsymmetrical faults current. The suggested design employs a common unsaturated core for all three phases in order to limit of the first cycle of fault current automatically and without fast detection systems; employment of thyristor controlled braking resistor (TCBR) is considered for eliminating the imposed over-voltages on faultless lines and further limitation of fault current. Simulations and design aspects of implementing practical issues show the validity of the proposal.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] Lossless resistor based fault current limiter
    Chen, Jiyan
    Chen, Zhongming
    Dianli Xitong Zidonghue/Automation of Electric Power Systems, 1998, 22 (04): : 27 - 32
  • [42] BIST meets the challenges of core-based design
    Mannion, P
    ELECTRONIC PRODUCTS MAGAZINE, 1996, 39 (02): : 17 - 18
  • [43] Development tool suits core-based design
    Quinnell, RA
    EDN, 1996, 41 (17) : 26 - 26
  • [44] On concurrent test of core-based SOC design
    Huang, Y
    Cheng, WT
    Tsai, CC
    Mukherjee, N
    Samman, O
    Zaidan, Y
    Reddy, SM
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 401 - 414
  • [45] On Concurrent Test of Core-Based SOC Design
    Yu Huang
    Wu-Tung Cheng
    Chien-Chung Tsai
    Nilanjan Mukherjee
    Omer Samman
    Yahya Zaidan
    Sudhakar M. Reddy
    Journal of Electronic Testing, 2002, 18 : 401 - 414
  • [46] Analysis of emerging core-based design lifecycle
    Küçükçakar, K
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 445 - 449
  • [47] Core-based FPGA design provides flexibility
    Holmberg, P
    Jupta, N
    COMPUTER DESIGN, 1997, : 24 - 24
  • [48] Simulating faults of combinational IP core-based SOCs in a PLI environment
    Riahi, PA
    Navabi, Z
    Lombardi, F
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 389 - 397
  • [49] Parameter Design and Performance Investigation of a Novel Bridge-Type Saturated Core Fault Current Limiter
    Chen, Baichao
    Wei, Liangliang
    Tian, Cuihua
    Lei, Yang
    Yuan, Jiaxin
    IEEE TRANSACTIONS ON POWER DELIVERY, 2017, 32 (02) : 1049 - 1057
  • [50] Conceptual Design of a Saturated Iron-Core Superconducting Fault Current Limiter for a DC Power System
    Van Quan Dao
    Lee, Jaein
    Kim, Chang-Soon
    Park, Minwon
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (04)