A Novel Soft Error Tolerant FPGA Architecture

被引:0
|
作者
Amagasaki, Motoki [1 ]
Nakamura, Yuji [1 ]
Teraoka, Takuya [1 ]
Iida, Masahiro [1 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Chuo Ku, 2-39-1 Kurokami, Kumamoto 8608555, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to reaching the nanoscale transistor size, effect of single event upset (SEU) to the memory has become conspicuous. In small device geometries, a single particle strike might affect multiple adjacent cells in a memory array resulting in a multiple bit upset (MBU). Traditional fault tolerance technologies such as triple modular redundancy (TMR) and error correcting code (ECC) occupy the large area and have vulnerability to MBU. In this research, we propose DMR based error correct circuit and employ a combination of proposed circuit and the interleaving technique to mitigate MBU. In addition, we explain soft error simulator developed to calculate bit interleaving distance. The results show that the area of proposed circuit is the smallest when we compare the proposed circuit, ECC based error correct circuit and TMR. Simulation results show that the interleaving distance which can conceal all MBU patterns is 4.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A THEORY FOR THE DESIGN OF SOFT-ERROR-TOLERANT VLSI CIRCUITS
    SAVARIA, Y
    HAYES, JF
    RUMIN, NC
    AGARWAL, VK
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1986, 4 (01) : 15 - 23
  • [32] Construction of BILBO FF with Soft-Error-Tolerant Capability
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2011, E94D (05): : 1045 - 1050
  • [33] Fault and Soft Error Tolerant Delay-Locked Loop
    Yang, Jun-Yu
    Huang, Shi-Yu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 108 - 113
  • [34] Derating Based Hardware Optimizations in Soft Error Tolerant Designs
    Prasanth, V
    Singh, Virendra
    Parekhji, Rubin
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 282 - 287
  • [35] FPGA soft error recovery mechanism with small hardware overhead
    Legat, Uros
    Biasizzo, Anton
    Novak, Franc
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 207 - 207
  • [36] Construction of Soft-Error-Tolerant FF with Wide Error Pulse Detecting Capability
    Ruan, Shuangyu
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (08): : 1534 - 1541
  • [37] GIB: A Novel Unidirectional Interconnection Architecture for FPGA
    State Key Laboratory of Asic and System, Fudan University, Shanghai, China
    Proc. - Int. Conf. Field-Program. Technol., ICFPT, (174-181):
  • [38] A Novel Efficient FPGA Architecture for HMMER Acceleration
    Isa, M. Nazrin M.
    Benkrid, Khaled
    Clayton, Thomas
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [39] A Novel ANFIS Algorithm Architecture for FPGA Implementation
    Darvill, John
    Tisan, Alin
    Cirstea, Marcian
    2017 IEEE 26TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2017, : 1243 - 1248
  • [40] GIB: A Novel Unidirectional Interconnection Architecture for FPGA
    Shi, Kaichuang
    Zhou, Hao
    Zhou, Xuegong
    Wang, Lingli
    2020 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2020), 2020, : 174 - 181