A Novel Soft Error Tolerant FPGA Architecture

被引:0
|
作者
Amagasaki, Motoki [1 ]
Nakamura, Yuji [1 ]
Teraoka, Takuya [1 ]
Iida, Masahiro [1 ]
Sueyoshi, Toshinori [1 ]
机构
[1] Kumamoto Univ, Grad Sch Sci & Technol, Chuo Ku, 2-39-1 Kurokami, Kumamoto 8608555, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to reaching the nanoscale transistor size, effect of single event upset (SEU) to the memory has become conspicuous. In small device geometries, a single particle strike might affect multiple adjacent cells in a memory array resulting in a multiple bit upset (MBU). Traditional fault tolerance technologies such as triple modular redundancy (TMR) and error correcting code (ECC) occupy the large area and have vulnerability to MBU. In this research, we propose DMR based error correct circuit and employ a combination of proposed circuit and the interleaving technique to mitigate MBU. In addition, we explain soft error simulator developed to calculate bit interleaving distance. The results show that the area of proposed circuit is the smallest when we compare the proposed circuit, ECC based error correct circuit and TMR. Simulation results show that the interleaving distance which can conceal all MBU patterns is 4.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Thermal-Awareness in a Soft Error Tolerant Architecture
    Hussain, Sajjad
    Shafique, Muhammad
    Henkel, Joerg
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1555 - 1558
  • [2] A novel FPGA architecture with built-in error correction
    Anwar, Md. Tanveer
    Lala, P. K.
    Parkerson, James P.
    2007 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 527 - +
  • [3] Error Tolerant ASCA on FPGA
    Ma, Chujiao
    Chandy, John
    CLOUD COMPUTING AND SECURITY, PT III, 2018, 11065 : 563 - 572
  • [4] SETmap: A Soft Error Tolerant Mapping Algorithm for FPGA Designs with Low Power
    Peng, Chi-Chen
    Dong, Chen
    Chen, Deming
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [5] Device and architecture concurrent optimization for FPGA transient soft error rate
    Lin, Yan
    He, Lei
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 194 - 198
  • [6] Soft-Error-Tolerant Dual-Modular-Redundancy Architecture with Repair and Retry Scheme for Memory-Control Circuit on FPGA
    Saen, Makoto
    Toba, Tadanobu
    Kanno, Yusuke
    IEICE TRANSACTIONS ON ELECTRONICS, 2017, E100C (04): : 382 - 390
  • [7] A Novel Low Power Consumption Soft Error-tolerant Latch
    Zhang Z.
    Zhou Y.
    Liu J.
    Cheng X.
    Xie G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2017, 39 (10): : 2520 - 2525
  • [8] A Low Energy Soft Error-Tolerant Register File Architecture for Embedded Processors
    Fazeli, M.
    Ahmadian, S. N.
    Miremadi, S. G.
    11TH IEEE HIGH ASSURANCE SYSTEMS ENGINEERING SYMPOSIUM, PROCEEDINGS, 2008, : 109 - 116
  • [9] Soft Error Tolerant BILBO FF
    Namba, Kazuteru
    Ito, Hideo
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 73 - 81
  • [10] Fault tolerant cache for soft error
    Trans. Korean Inst. Electr. Eng., 2008, 1 (128-136): : 128 - 136