共 28 条
- [1] A Reconfigurable DCT/IDCT architecture for video codec : A Review [J]. 2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,
- [2] Verilog Implementation of Fully Pipelined And Multiplierless 2D DCT/IDCT JPEG Architecture [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
- [3] VLSI Implementation of Fully Pipelined Multiplierless 2D DCT/IDCT Architecture for JPEG [J]. 2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 401 - 404
- [4] A Novel CORDIC Based Unified Architecture for DCT and IDCT [J]. 2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 496 - 500
- [6] A Unified and Pipelined Hardware Architecture for Implementing Intra Prediction in HEVC [J]. 2014 IEEE SOUTHWEST SYMPOSIUM ON IMAGE ANALYSIS AND INTERPRETATION (SSIAI 2014), 2014, : 29 - 32
- [9] UNIFIED FORWARD plus INVERSE TRANSFORM ARCHITECTURE FOR HEVC [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2012), 2012, : 209 - 212
- [10] Requirement Based Transform Coefficient Coding Architecture for DCT/DST for HEVC [J]. 2017 INTERNATIONAL SYMPOSIUM ON WIRELESS SYSTEMS AND NETWORKS (ISWSN), 2017,