Fully Pipelined DCT/IDCT/Hadamard Unified Transform Architecture for HEVC Codec

被引:0
|
作者
Zhu, Jia [1 ]
Liu, Zhenyu [1 ]
Wang, Dongsheng [1 ]
机构
[1] Tsinghua Univ, Beijing 100084, Peoples R China
关键词
DISCRETE COSINE TRANSFORM; H.264/AVC; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Great amount of two-dimensional (2D) discrete cosine transforms and Hadamard transforms are executed in HEVC. Upon the end of real-time UHDTV Codec, the full pipeline variable block size 2D transform engine with the efficient hardware utilization is proposed to handle the DCT/IDCT and Hadamard transforms. The efficiency comes from two aspects. First, the hardware for small-size transforms is fully reused by other larger-size transform processing. Second, we devise the unified architecture for IDCT and DCT through the algorithm optimization. The maximum clock speed of our design is 311MHz under 90nm technology. Experiments demonstrate that, at 47MHz clock frequency, one proposed engine provides the throughput for 8K-UHDTV real-time decoding, and it also fully supports the real-time encoding of HDTV1080p@20fps with 311MHz clock speed.(1)
引用
收藏
页码:677 / 680
页数:4
相关论文
共 28 条
  • [1] A Reconfigurable DCT/IDCT architecture for video codec : A Review
    Caroline, B. Elizabeth
    Sheeba, G.
    Jeyarani, J.
    Mary, F. Salma Roseline
    [J]. 2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,
  • [2] Verilog Implementation of Fully Pipelined And Multiplierless 2D DCT/IDCT JPEG Architecture
    Teja, Ravi G.
    Sruthi, R.
    Tomar, Kavita Singh
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [3] VLSI Implementation of Fully Pipelined Multiplierless 2D DCT/IDCT Architecture for JPEG
    Subramanian, P.
    Reddy, A. Sagar Chaitanya
    [J]. 2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 401 - 404
  • [4] A Novel CORDIC Based Unified Architecture for DCT and IDCT
    Xiao, Liyi
    Huang, Hai
    [J]. 2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 496 - 500
  • [5] A Fully Pipelined Hardware Architecture for Intra Prediction of HEVC
    Min, Biao
    Xu, Zhe
    Cheung, Ray C. C.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2017, 27 (12) : 2702 - 2713
  • [6] A Unified and Pipelined Hardware Architecture for Implementing Intra Prediction in HEVC
    Jiang, Yuebing
    Liamocca, Daniel
    Pattichis, Marios
    Esakki, Gangadharan
    [J]. 2014 IEEE SOUTHWEST SYMPOSIUM ON IMAGE ANALYSIS AND INTERPRETATION (SSIAI 2014), 2014, : 29 - 32
  • [8] A cost-efficient and fully-pipelinable architecture for DCT/IDCT
    Hsiao, SF
    Shiue, WR
    Tseng, JM
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (03) : 515 - 525
  • [9] UNIFIED FORWARD plus INVERSE TRANSFORM ARCHITECTURE FOR HEVC
    Budagavi, Madhukar
    Sze, Vivienne
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2012), 2012, : 209 - 212
  • [10] Requirement Based Transform Coefficient Coding Architecture for DCT/DST for HEVC
    Saleemi, Zahra Rauf
    Raja, Gulistan
    [J]. 2017 INTERNATIONAL SYMPOSIUM ON WIRELESS SYSTEMS AND NETWORKS (ISWSN), 2017,