A Fully Pipelined Hardware Architecture for Intra Prediction of HEVC

被引:16
|
作者
Min, Biao [1 ]
Xu, Zhe [1 ]
Cheung, Ray C. C. [1 ]
机构
[1] City Univ Hong Kong, Dept Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
Field-programmable gate array (FPGA); hardware architecture; HEVC; intra prediction; IMPLEMENTATION; EFFICIENCY; COMPLEXITY; 4X4;
D O I
10.1109/TCSVT.2016.2593618
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ultrahigh definition (UHD), such as 4K/8K, is becoming the mainstream of video resolution nowadays. High Efficiency Video Coding (HEVC) is the emerging video coding standard to process the encoding and decoding of UHD video. This paper first develops multiple techniques that allow the proposed hardware architecture for intra prediction of HEVC working in full pipeline. The proposed techniques include: 1) a novel buffer structure for reference samples; 2) a mode-dependent scanning order; and 3) an inverse method for reference sample extension. The size of the buffer is 3K b for luma component and 3K b for chroma components, providing sufficient accessing to the reference samples. Since the data dependency between two neighboring blocks is addressed by the mode-dependent scanning order, the proposed fully pipelined design can produce 4 pixels/clock cycle. As a result, the throughput of the proposed architecture is capable to support 3840x2160 videos at 30 frames/s.
引用
收藏
页码:2702 / 2713
页数:12
相关论文
共 50 条
  • [1] A Unified and Pipelined Hardware Architecture for Implementing Intra Prediction in HEVC
    Jiang, Yuebing
    Liamocca, Daniel
    Pattichis, Marios
    Esakki, Gangadharan
    [J]. 2014 IEEE SOUTHWEST SYMPOSIUM ON IMAGE ANALYSIS AND INTERPRETATION (SSIAI 2014), 2014, : 29 - 32
  • [2] Hardware Architecture for Realtime HEVC Intra Prediction
    Lam, Duc Khai
    Nguyen, Pham The Anh
    Tran, Tuan Anh
    [J]. ELECTRONICS, 2023, 12 (07)
  • [3] An optimized hardware architecture for intra prediction for HEVC
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    [J]. 2014 FIRST INTERNATIONAL IMAGE PROCESSING, APPLICATIONS AND SYSTEMS CONFERENCE (IPAS), 2014,
  • [4] Fully pipelined real time hardware solution for High Efficiency Video Coding (HEVC) intra prediction
    Amish, Farouk
    Bourennane, El-Bay
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2016, 64 : 133 - 147
  • [5] An Efficient Hardware Architecture of Intra Prediction in HEVC Standard
    El Ansari, Abdessamad
    Ahaitouf, Ali.
    Mansouri, Anass.
    [J]. PROCEEDINGS OF 2016 11TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2016, : 319 - 322
  • [6] A novel Intra prediction architecture for the hardware HEVC encoder
    Abramowski, Andrzej
    Pastuszak, Grzegorz
    [J]. 16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 429 - 436
  • [7] A Mixed Parallel and Pipelined Efficient Architecture for Intra Prediction Scheme in HEVC
    Poola, Lakshmi
    Aparna, P.
    [J]. IETE TECHNICAL REVIEW, 2022, 39 (02) : 244 - 256
  • [8] On Hardware Architecture and Processing Order of HEVC Intra Prediction Module
    Zhou, Ning
    Ding, Dandan
    Yu, Lu
    [J]. 2013 PICTURE CODING SYMPOSIUM (PCS), 2013, : 101 - 104
  • [9] A Hardware Structure of HEVC Intra Prediction
    Lu, Wei
    Yu, Ningmei
    Nan, Jianghan
    Wang, Dongfang
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING ICISCE 2015, 2015, : 557 - 561
  • [10] A Highly Pipelined VLSI Architecture for All Modes and Block Sizes Intra Prediction in HEVC Encoder
    Liu, Cong
    Shen, Weiwei
    Ma, Tianlong
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,