Modeling, Design and Analysis of High CMRR Two Stage Gate Driven Operational Transconductance Amplifier using 0.18 μm CMOS Technology

被引:0
|
作者
Gaonkar, Siddesh [1 ]
Sushma, P. S. [1 ]
机构
[1] NMAMIT, Dept E&C, Nitte, India
关键词
Automatic analog design; CMRR; GB; Multifunction filter; OTA; Performance Evaluator; Slew Rate; VLSI;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Design of analog circuit is mainly based on simulations that are strongly dependent on EDA tools and competency of the designer. With regard to this, the automatic designs automation for analog architectures is required to solve the simulation time problem. This paper deals with the method for modeling the analog architecture to evaluate the performance parameters; this is for optimizing the transistor size to achieve the desired characteristics. Finally the proposed methodology is applied to design a gate driven Operational Transconductance Amplifier (OTA) using TSMC 0.18 mu m CMOS Technology and the design evaluation is done in Cadence Virtuoso. Then, we analyze the performance parameters of the proposed OTA according to the desired specification at 0.18 mu m CMOS Technology. This proposed OTA has a supply Voltage of 1.6 V. The multifunction filter is also implemented using OTA of 2.5 V supply.
引用
收藏
页码:329 / 334
页数:6
相关论文
共 50 条
  • [21] Design and Performance Analysis of Operational Transconductance Amplifier Using FinFET
    Kumari, Amita
    Singh, Balwinder
    Pahuja, Hitesh
    Jambagi, Suresh G.
    Chhabra, Varun Aryan
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE CONFLUENCE 2018 ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING, 2018, : 544 - 549
  • [22] Design procedure for two-stage CMOS transconductance operational amplifiers: A tutorial
    Palmisano, G
    Palumbo, G
    Pennisi, S
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (03) : 179 - 189
  • [23] Design of 2.4 GHz Differential Low Noise Amplifier Using 0.18 μm CMOS Technology
    Ratan, Smrity
    Mondal, Debalina
    Anima, R.
    Kumar, Chandan
    Kumar, Amit
    Kariit, Rajib
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1435 - 1439
  • [24] Two Stage Operational Transconductance Amplifier in Subthreshold Region with 130nm Technology
    Jithya, K. R.
    Ajayan, K. R.
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 580 - 584
  • [25] SRAM oriented memory sense amplifier design in 0.18μm CMOS technology
    Chrisanthopoulos, A
    Tsiatouhas, Y
    Arapoyanni, A
    Haniotakis, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 145 - 148
  • [26] A novel Design of low power and wide bandwidth Operational Transconductance Amplifier Using 0.35μm Technology
    Laajimi, Radwene
    2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 415 - 421
  • [27] Two Stage CMOS Operational Amplifier Design Using Particle Swarm Optimization Algorithm
    Prajapati, Pankaj P.
    Shah, Mihir V.
    2015 IEEE UP SECTION CONFERENCE ON ELECTRICAL COMPUTER AND ELECTRONICS (UPCON), 2015,
  • [28] A High Performance Switched-Capacitor Programmable Gain Amplifier Design in 0.18μm CMOS Technology
    Cui, Shuang
    Liu, Tianzhao
    Gong, Haoran
    Hu, Bingyan
    Chang, Yuchun
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 758 - 761
  • [29] A High-Precision Programmable Gain Amplifier in 0.18μm CMOS Technology
    Song, Wei
    Zhang, Chang-Chun
    Yin, Kui-Ying
    Guo, Yu-Feng
    Ji, Xin-Chun
    Liu, Lei-Lei
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [30] DESIGN METHODOLOGY FOR NARROW-BAND LOW NOISE AMPLIFIER USING CMOS 0.18 μM TECHNOLOGY
    Jaradat, Raya O.
    Shahroury, Fadi R.
    Ahmad, Hani H.
    Abuishmais, Ibrahim
    JORDANIAN JOURNAL OF COMPUTERS AND INFORMATION TECHNOLOGY, 2022, 8 (01): : 98 - 111