A New Reliability Evaluation Methodology With Application to Lifetime Oriented Circuit Design

被引:5
|
作者
Sajjadi-Kia, Hamed [1 ]
Ababei, Cristinel [2 ]
机构
[1] N Dakota State Univ, Dept Elect & Comp Engn, Fargo, ND 58102 USA
[2] SUNY Buffalo, Dept Elect Engn, Buffalo, NY 14260 USA
基金
美国国家科学基金会;
关键词
Aging mechanisms; floorplanning; network-on-chip router; reliability estimation; vulnerability analysis; SIMULATION; VARIABILITY;
D O I
10.1109/TDMR.2012.2228862
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new circuit-level vulnerability and reliability evaluation methodology and utilize it to develop a lifetime aware floorplanning strategy. Our work is motivated by increasingly adverse aging failure mechanisms, which have made reliability a growing fundamental challenge in the design of integrated circuits. Because the proposed methodology is based on a divide-and-conquer approach, it enjoys the benefits of transistor level accuracy and of block-level efficiency. At the core of the lifetime estimation engine lies a Monte Carlo algorithm which works with failure times modeled as Weibull and lognormal distributions for several aging mechanisms including time-dependent dielectric breakdown, negative bias temperature instability, electromigration, thermal cycling, and stress migration. To demonstrate the value of the proposed reliability evaluation methodology and floorplanning strategy, we apply them to a network-on-chip router design example. The new floorplanning approach is able to find floorplans with up to 15% difference in the lifetime of the router design. In addition, the proposed reliability evaluation methodology identifies the routing computation and virtual channel allocation units as the most vulnerable subblocks of the design. Such information can be very useful to designers to predict circuit and system mean time to failure and to focus on cost-effective design techniques targeted at specific parts of the design to improve its lifetime.
引用
下载
收藏
页码:192 / 202
页数:11
相关论文
共 50 条
  • [1] A synthesis methodology for AMS/RF circuit reliability: Application to a DCO design
    Ferreira, Pietro Maris
    Petit, Herve
    Naviner, Jean-Francois
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (04) : 765 - 772
  • [2] Reliability principles, methodology and methods for lifetime design
    Asko Sarja
    [J]. Materials and Structures, 2010, 43 : 261 - 271
  • [3] Reliability principles, methodology and methods for lifetime design
    Sarja, Asko
    [J]. MATERIALS AND STRUCTURES, 2010, 43 (1-2) : 261 - 271
  • [4] A new device reliability evaluation method for overdrive voltage circuit application
    Cheng, Tao
    Lee, M. Z.
    Yang, M. T.
    [J]. 2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 715 - 716
  • [5] A new lifetime distribution and its application in reliability
    Kharazmi, Omid
    [J]. 2016 12TH INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING (ICIE), 2016,
  • [6] A hierarchical reliability analysis for circuit design evaluation
    Riege, SP
    Thompson, CV
    Clement, JJ
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (10) : 2254 - 2257
  • [7] A New Reliability Evaluation Methodology and its Application to Network-on-Chip Routers
    Kia, Hamed S.
    Ababei, Cristinel
    [J]. 2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 259 - 262
  • [8] Challenge Oriented Methodology for Analog Integrated Circuit Layout Design Training
    Beriain, Andoni
    Del Rio, David
    Solar, Hector
    Alvarado, Unai
    Del Portillo, Jon
    [J]. PROCEEDINGS OF 2014 XI TECHNOLOGIES APPLIED TO ELECTRONICS TEACHING (TAEE), 2014,
  • [9] Oxide reliability: a new methodology for reliability evaluation at parametric testing
    Bottini, R.
    Sebastiani, A.
    Galbiati, N.
    Scozzari, C.
    Ghidini, G.
    [J]. 2006 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2006, : 142 - +
  • [10] A DESIGN ORIENTED RELIABILITY METHODOLOGY FOR FATIGUE LIFE UNDER STOCHASTIC LOADINGS
    Hu, Zhen
    Du, Xiaoping
    [J]. PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2013, VOL 3B, 2014,