A Novel Low Power Ternary Multiplier Design using CNFETs

被引:11
|
作者
Sirugudi, Harita [1 ]
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] BITS Pilani, Dept EEE, Hyderabad Campus, Hyderabad 500078, India
关键词
CNFET; Single-Trit Multiplier; Three-Trit Multiplier; Ternary Logic; Low power; CIRCUITS; CMOS;
D O I
10.1109/VLSID49098.2020.00022
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube Field Effect Transistors (CNFETs) are considered to be an ideal choice for implementation of Multi-valued logic circuits, as by using CNFETs multiple thresholds can be obtained by altering the dimensions of the carbon nanotube. Implementation of various CNFET based Ternary Arithmetic circuits like Adders and Multipliers is extensively researched upon. The existing design for a CNFET based Multiplier is based on the classical Wallace approach which uses 3:1 Multiplexers along with Unary operators of Ternary logic. In this paper, design of a novel low power Single-Trit Multiplier and a Three-Trit Multiplier is proposed which uses a 2:1 Multiplexer based design approach. This design shows considerable improvement in terms of power consumption. From the Hspice simulation results, it is noted that the proposed Single-Trit Multiplier design results in up to 99% reduction in Power consumption, 56% reduction in Delay and 99.8% reduction in Power-Delay Product (PDP) when compared to an existing Single-Trit Multiplier. Proposed Three-Trit Multiplier results in savings in power consumption up to 98.2% and 98.5% reduction in PDP when compared to Three-Trit Multiplier design in the existing literature.
引用
收藏
页码:25 / 30
页数:6
相关论文
共 50 条
  • [1] A Novel Design of a Multiplier Using Reversible Ternary Gates
    Panahi, Mohammad Mehdi
    Hashemipour, Omid
    Navi, Keivan
    [J]. IETE JOURNAL OF RESEARCH, 2021, 67 (06) : 744 - 753
  • [2] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    [J]. SN Computer Science, 5 (5)
  • [3] Design of High-Speed and Power-Efficient Ternary Prefix Adders Using CNFETs
    Vudadha, Chetan
    Srinivas, M. B.
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 772 - 782
  • [4] Design of Low Power Multiplier Using CNTFET
    Somineni, Rajendra Prasad
    Jaweed, Shaik Mohammed
    [J]. 2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
  • [5] Design of Ultra Low Power Ternary Half Adder and Multiplier for Nanotechnology
    Tabrizchi, Sepehr
    Sharifi, Hojjat
    Sharifi, Fazel
    Navi, Keivan
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 730 - 737
  • [6] Design and Analysis of Low-Power and High Speed Approximate Adders Using CNFETs
    Bhargav, Avireni
    Huynh, Phat
    [J]. SENSORS, 2021, 21 (24)
  • [7] A new low power multiplexer based ternary multiplier using CNTFETs
    Shahrom, Erfan
    Hosseini, Seied Ali
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 93 : 191 - 207
  • [8] Design of low power multi-ternary digit multiplier in CNTFET technology
    Sharma, Trapti
    Kumre, Laxmi
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2020, 73
  • [9] A Novel Design of Low power and High speed Hybrid Multiplier
    Jagadeeshkumar, N.
    Meganathan, D.
    [J]. 2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [10] Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications
    Lin, Jin-Fa
    Chan, Cheng-Yu
    Yu, Shao-Wei
    [J]. ELECTRONICS, 2019, 8 (12)