Design exploration and verification platform, based on high-level modeling and FPGA prototyping, for fast and flexible digital communication in physics experiments

被引:3
|
作者
Magazzu, G. [2 ,3 ]
Borgese, G. [1 ,2 ]
Costantino, N. [1 ,3 ]
Fanucci, L. [1 ]
Incandela, J. [3 ]
Saponara, S. [1 ]
机构
[1] Univ Pisa, Dipartimento Ingn Informaz, I-56122 Pisa, Italy
[2] Ist Nazl Fis Nucl, Sez Pisa, I-56018 Pisa, Italy
[3] Univ Calif Santa Barbara, Dept Phys, Santa Barbara, CA 93106 USA
来源
关键词
Data acquisition concepts; VLSI circuits; Simulation methods and programs; Hardware and accelerator control systems;
D O I
10.1088/1748-0221/8/02/P02021
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
In many research fields as high energy physics (HEP), astrophysics, nuclear medicine or space engineering with harsh operating conditions, the use of fast and flexible digital communication protocols is becoming more and more important. The possibility to have a smart and tested top-down design flow for the design of a new protocol for control/readout of front-end electronics is very useful. To this aim, and to reduce development time, costs and risks, this paper describes an innovative design/verification flow applied as example case study to a new communication protocol called FF-LYNX. After the description of the main FF-LYNX features, the paper presents: the definition of a parametric SystemC-based Integrated Simulation Environment (ISE) for high-level protocol definition and validation; the set up of figure of merits to drive the design space exploration; the use of ISE for early analysis of the achievable performances when adopting the new communication protocol and its interfaces for a new (or upgraded) physics experiment; the design of VHDL IP cores for the TX and RX protocol interfaces; their implementation on a FPGA-based emulator for functional verification and finally the modification of the FPGA-based emulator for testing the ASIC chipset which implements the rad-tolerant protocol interfaces. For every step, significant results will be shown to underline the usefulness of this design and verification approach that can be applied to any new digital protocol development for smart detectors in physics experiments.
引用
收藏
页数:27
相关论文
共 50 条
  • [1] Fast FPGA prototyping of a multipath fading channel emulator via high-level design
    Hwang, Jeng-Kuang
    Lin, Kuei-Horng
    Li, Jeng-Da
    Deng, Juinn-Horng
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 168 - 171
  • [2] High-level modelling, analysis, and verification on FPGA-based hardware design
    Matousek, P
    Smrcka, A
    Vojnar, T
    [J]. CORRECT HARDWARE DESIGN AND VERIFICATION METHODS, PROCEEDINGS, 2005, 3725 : 371 - 375
  • [3] Versatile PC/FPGA-based verification/fast prototyping platform with multimedia applications
    Lin, Yi-Li
    Young, Chung-Ping
    Su, Alvin W. Y.
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) : 2425 - 2434
  • [4] Fast FPGA Prototyping based Real-Time Image and Video Processing with High-Level Synthesis
    Ghodhbani, Refka
    Horrigue, Layla
    Saidani, Taoufik
    Atri, Mohamed
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2020, 11 (02) : 108 - 116
  • [5] Flexible Communication Avoiding Matrix Multiplication on FPGA with High-Level Synthesis
    Licht, Johannes de Fine
    Kwasniewski, Grzegorz
    Hoefler, Torsten
    [J]. 2020 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA '20), 2020, : 244 - 254
  • [6] A TRANSPUTER BASED HIGH-LEVEL DIGITAL TRIGGER SYSTEM FOR NUCLEAR-PHYSICS EXPERIMENTS
    FINOCCHIARO, P
    CUTTONE, G
    GIOVE, D
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1992, 314 (01): : 178 - 184
  • [7] Integration of high-level modeling, formal verification, and high-level synthesis in ATM switch design
    Rajan, SP
    Fujita, M
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 552 - 557
  • [8] Accelerating FPGA-Based Wi-Fi Transceiver Design and Prototyping by High-Level Synthesis
    Havinga, Thijs
    Jiao, Xianjun
    Liu, Wei
    Moerman, Ingrid
    [J]. 2023 IEEE 31ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, FCCM, 2023, : 219 - 219
  • [9] High-Level Modeling and FPGA Prototyping of Produced Order Parallel Queue Processor Core
    Ben A. Abderazek
    Tsutomu Yoshinaga
    Masahiro Sowa
    [J]. The Journal of Supercomputing, 2006, 38 : 3 - 15
  • [10] High-level modeling and FPGA prototyping of produced order parallel queue processor core
    Abderazek, Ben A.
    Yoshinaga, Tsutomu
    Sowa, Masahiro
    [J]. JOURNAL OF SUPERCOMPUTING, 2006, 38 (01): : 3 - 15