rFPGA: CMOS-nano hybrid FPGA using RRAM components

被引:12
|
作者
Liu, Ming [1 ]
Wang, Wei [2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Lab Nanofabricat & Novel Devices Integrated Techn, Beijing 100029, Peoples R China
[2] State Univ New York Albany, Coll Nanoscale Sci & Engn, Albany, NY USA
来源
2008 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES | 2008年
关键词
FPGA; nanojunction; RRAM; 3D integration;
D O I
10.1109/NANOARCH.2008.4585797
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, novel reconfigurable architectures are introduced to utilize high-density resistive memory (RRAM) to build FPGA components. Different from the existing CMOS-nano hybrid circuits that use crossbars, the proposed rFPGA structures consist of mainly 1T1R structures (1 CMOS transistor is integrated with a two-terminal resistive nanojunction) that can be fabricated using a CMOS-compatible process. The proposed 2D architecture maintains the baseline FPGA cell designs and significantly reduces the size of memory and routing elements using 1T1R structures. The proposed 3D architecture further improves the density of the 2D version by efficiently integrating RRAM and CMOS layers in three dimensions. The simulation results demonstrate that the proposed 2D and 3D FPGA structures can provide at least 2X-3X performance gains, compared to the corresponding 2D and 3D CMOS FPGA's.
引用
收藏
页码:93 / +
页数:2
相关论文
共 50 条
  • [1] CMOS-Nano FPGA Utilizing Mechanical Switches
    Liu, Ming
    Wang, Wei
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 288 - +
  • [2] The Effects of Logic Partitioning in a Majority Logic Based CMOS-Nano FPGA
    Manem, Harika
    Rose, Garrett S.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 157 - 160
  • [3] A Study of Asynchronous Design Methodology for Robust CMOS-Nano Hybrid System Design
    Chakraborty, Rajat Subhra
    Bhunia, Swarup
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (03)
  • [4] STDP implementation using memristive nanodevice in CMOS-Nano neuromorphic networks
    Afifi, Ahmad
    Ayatollahi, Ahmad
    Raissi, Farshid
    IEICE ELECTRONICS EXPRESS, 2009, 6 (03): : 148 - 153
  • [5] Efficient Hybrid CMOS-Nano Circuit Design for Spiking Neurons and Memristive Synapses with STDP
    Afifi, Ahmad
    Ayatollahi, Ahmad
    Raissi, Farshid
    Hajghassem, Hasan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (09) : 1670 - 1677
  • [6] FPGA Based on Integration of CMOS and RRAM
    Tanachutiwat, Sansiri
    Liu, Ming
    Wang, Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (11) : 2023 - 2032
  • [7] HyRPF: Hybrid RRAM Prototyping on FPGA
    Reiser, Daniel
    Knoedtel, Johannes
    Almeeva, Liliia
    Wen, Jianan
    Baroni, Andrea
    Krstic, Milos
    Reichenbach, Marc
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2024, PT I, 2025, 15226 : 199 - 215
  • [8] Hybrid CMOS-RRAM Neurons with Intrinsic Plasticity
    Dalgaty, Thomas
    Payvand, Melika
    De Salvo, Barbara
    Casas, Jerome
    Lama, Giusy
    Nowak, Etienne
    Indiveri, Giacomo
    Vianello, Elisa
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] Neuromorphic Hybrid RRAM-CMOS RBM Architecture
    Suri, Manan
    Parmar, Vivek
    Kumar, Ashwani
    Querlioz, Damien
    Alibart, Fabien
    2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [10] Neuromorphic Vision Hybrid RRAM-CMOS Architecture
    Eshraghian, Jason Kamran, Jr.
    Cho, Kyoungrok
    Zheng, Ciyan
    Nam, Minho
    Iu, Herbert Ho-Ching
    Lei, Wen
    Eshraghian, Kamran
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2816 - 2829