An Automated S-Box Optimization based on Composite Field Arithmetic

被引:0
|
作者
Sarti, Luca [1 ]
Baldanzi, Luca [1 ]
Carnevale, Berardino [1 ]
Fanucci, Luca [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, Pisa, Italy
关键词
AES ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, the information technology world have faced broad security issues due to the large amount of data flowing over the network. HW security solutions are often preferred in contexts where an high level of performance is required. Multiple HW implementation of the Advanced En-cryption Standard can be found in literature. Although several optimization methods based on optimum composite field isomorphic mappings have been shown and evaluated, there is a lack of results coming from automatic synthesis tools. This work presents an optimization of the AES core using synthesis tools that exploits composite field arithmetic for the SBox module implementation. The Parametric syntheses are repeated for both FPGA technology, using Xilinx Vivado on a Xilinx Zynq 7000 board, and for Standard Cell technology, using Synopsys Design Compiler and 40nm CMOS Standard Cell libraries. Results highlight the discrepancies between analytic and synthesized optimum parameters.
引用
收藏
页码:85 / 88
页数:4
相关论文
共 50 条
  • [21] An Optimized Design for Compact Masked AES S-Box Based on Composite Field and Common Subexpression Elimination Algorithm
    Ye, Yunfei
    Wu, Ning
    Zhang, Xiaoqiang
    Dong, Liling
    Zhou, Fang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (11)
  • [22] S-box, SET, Match: A Toolbox for S-box Analysis
    Picek, Stjepan
    Batina, Lejla
    Jakobovic, Domagoj
    Ege, Baris
    Golub, Marin
    INFORMATION SECURITY THEORY AND PRACTICE: SECURING THE INTERNET OF THINGS, 2014, 8501 : 140 - 149
  • [23] Low-power compact composite field AES S-Box/Inv S-Box design in 65 nm CMOS using Novel XOR Gate
    Ahmad, Nabihah
    Hasan, S. M. Rezaul
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) : 333 - 344
  • [24] S-box Optimization for SM4 Algorithm
    Zhu, Yuan
    Zhou, Fang
    Wu, Ning
    Yasir
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2017, VOL I, 2017, : 21 - 25
  • [25] A Method for Constructing Bijective S-Box with High Nonlinearity Based on Chaos and Optimization
    Wang, Yong
    Lei, Peng
    Wong, Kwok-Wo
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2015, 25 (10):
  • [26] AES S-Box Hardware With Efficiency Improvement Based on Linear Mapping Optimization
    Nakashima, Ayano
    Ueno, Rei
    Homma, Naofumi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (10) : 3978 - 3982
  • [27] Efficient Implementations of S-Box and Inverse S-Box for AES algorithm
    Rachh, Rashmi Ramesh
    Anami, B. S.
    Mohan, P. V. Ananda
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2037 - +
  • [28] A low critical path delay structure for composite field AES S-box based on constant matrices multiplication merging
    Zhang, Xiaoqiang
    Zhang, Xinggan
    Tang, Lan
    Zheng, Xinxing
    Ni, Tianming
    Wu, Ning
    IEICE ELECTRONICS EXPRESS, 2020, 17 (07): : 1 - 6
  • [29] Implementation of AES S-Box Based on VHDL
    Yu, Zhichao
    INNOVATIVE COMPUTING AND INFORMATION, ICCIC 2011, PT I, 2011, 231 : 52 - 58
  • [30] On The Implementation Of Large S-Box By Using Composite Primitive Polynomials
    Hoang Duc Tho
    Luong The Dung
    2016 EIGHTH INTERNATIONAL CONFERENCE ON KNOWLEDGE AND SYSTEMS ENGINEERING (KSE), 2016, : 279 - 284