Low-Power Timing Closure Methodology for Ultra-Low Voltage Designs

被引:0
|
作者
Tu, Wen-Pin [1 ]
Chou, Chung-Han [2 ]
Huang, Shih-Hsu [1 ]
Chang, Shih-Chieh [2 ]
Nieh, Yow-Tyng [3 ]
Chou, Chien-Yung [3 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Chungli, Taiwan
[2] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu, Taiwan
[3] Ind Technol Res Inst, Informat & Commun Res Lab, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As the supply voltage is down to the ultra-low voltage (ULV) level, timing closure becomes a serious challenge in the use of multiple power modes. Due to a wide voltage range, a very huge clock skew may occur among different power modes. To reduce this huge clock skew, the conventional power-mode-aware clock tree often suffers from a huge overhead on power consumption. Moreover, at the ULV level, since the setup time and the hold time of each register dramatically increase, the number of timing violations also increases greatly. However, the existing minimum padding technique cannot fix hold time violations in multiple power modes. Based on those two observations, in this paper, we propose a low-power timing closure methodology, which incorporates the synthesis of clock tree and data path, for multi-power-mode ULV designs. Our low-power timing closure methodology has two main approaches. First, we use multiple power modes to build a power-mode-aware clock tree for reducing clock skew with very small power consumption. Second, we propose the first multi-power-mode minimum padding technique to fix all the hold time violations in all the power modes simultaneously. Experimental results consistently show that the integration of both approaches yields the best results.
引用
收藏
页码:697 / 704
页数:8
相关论文
共 50 条
  • [31] Ultra low-voltage low-power current conveyor transconductance amplifier
    Khateb, Fabian
    Kumngern, Montree
    Dabbous, Salma Bay Abo
    Kulej, Tomasz
    Lahiri, Abhirup
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2015, 53 (07) : 478 - 487
  • [32] Ultra low-power low-voltage analog integrated filter design
    Serdijn, WA
    Haddad, SA
    De Lima, JA
    ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 369 - +
  • [33] An ultra-low power SAR ADC with voltage window technique
    Wang Z.-F.
    Ning N.
    Wu S.-Y.
    Du L.
    Jiang M.
    Yan X.-Y.
    Wang W.
    Ning, Ning (ning_ning@uestc.edu.cn), 1600, Chinese Institute of Electronics (44): : 211 - 215
  • [34] An Ultra Low-Power Low-Voltage Programmable Temperature Detection Circuit
    Olmos, Alfredo
    Pietri, Stefano
    Coimbra, Ricardo
    Franco Neto, Murillo
    Soldera, Jefferson D. B.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2525 - 2528
  • [35] A nanowatt bandgap voltage reference for ultra-low power applications
    Miller, Scott
    MacEachern, Leonard
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 645 - +
  • [36] An Ultra-Low Power Voltage Regulator for Wireless Sensor Nodes
    Gruber, Stefan
    Reinisch, Hannes
    Unterassinger, Hartwig
    Wiessflecker, Martin
    Hofer, Guenter
    Pribyl, Wolfgang
    Holweg, Gerald
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 216 - 219
  • [37] Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs
    Abdel-Hafez, Khader
    Dsouza, Michael
    Manchukonda, Likith Kumar
    Tsai, Elddie
    Natarajan, Karthikeyan
    Tai, Ting-Pu
    Hsueh, Wenhao
    Lai, Smith
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 334 - 339
  • [38] An Ultra-Low Power Voltage-to-Time Converter (VTC) Circuit for Low Power and Low Speed Applications
    Hassan, Ali H.
    Mostafa, Hassan
    Ismail, Tawfik
    Gabran, S. R. I.
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 178 - 182
  • [39] Hybrid Cache Designs for Reliable Hybrid High and Ultra-Low Voltage Operation
    Maric, Bojan
    Abella, Jaume
    Cazorla, Francisco J.
    Valero, Mateo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2014, 20 (01) : 1 - 25
  • [40] Ultra-low frequency laser voltage imaging of mixed-signal designs
    Schmidutz, Tobias
    Hoyler, Charlotte
    Qian, Zhongling
    Brillert, Christof
    Burmer, Christian
    ISTFA 2017: CONFERENCE PROCEEDINGS FROM THE 43RD INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2017, : 191 - 195