Analysis of Sub-threshold Inverter and 6T SRAM Cell for Ultra-Low-Power Applications

被引:0
|
作者
Sudha, D. [1 ]
Ijjada, Sreenivasa Rao [2 ]
Santhirani, Ch. [3 ]
机构
[1] Acharya Nagarjuna Univ, Dept Elect & Commun Engn, Guntur, Andhra Pradesh, India
[2] GITAM Univ, GITAM Inst Technol, Dept Elect & Commun Engn, Visakhapatnam, Andhra Pradesh, India
[3] SVH Coll Engn, Dept Elect & Commun Engn, Machilipatnam, Andhra Pradesh, India
关键词
Inverter; Weak inversion; Strong inversion; SCEs; Power-delay product; SRAM;
D O I
10.1007/978-981-10-5903-2_147
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Rapid growth in semiconductor technology extends its applications in the fields of space and communications extensively. VLSI circuits with increased functionality and reduced area is the key factor in the applications. Device scaling yields integration of more functionality, hence increases the portability. Device scaling causes more leakages, and hence wasting more power in the steady state, consequently battery life in those systems reduced very critically. In recent years, the signficant use of battery-operated devices leads to the importance of low-power circuit design. This motivates the design of ultra-low power VLSI circuits in the scaled devices. Reduced supply voltage VDD can minimize the energy per operation, active power and leakages, but which are affected by DIBL. And decreased VDD forces the device performance very slow, which causes to increase the power-delay product (PDP). To maintain lowest possible amount point of PDP, it is necessary to operate the devices in its sub-threshold region. In this work, we described the design procedure of sub-threshold inverter and 6T SRAM cell. We used Cadence Virtuoso tools and GPDK 45 nm technology files.
引用
收藏
页码:1401 / 1413
页数:13
相关论文
共 50 条
  • [31] A robust and write bit-line free sub-threshold 12T-SRAM for ultra low power applications in 14 nm FinFET technology
    Karamimanesh, Mehrzad
    Abiri, Ebrahim
    Hassanli, Kourosh
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    [J]. MICROELECTRONICS JOURNAL, 2021, 118
  • [32] Re-addressing SRAM Design and Measurement for Sub-Threshold Operation in View of Classic 6T vs. Standard Cell Based Implementations
    Fan, Xin
    Stuijt, Jan
    Wang, Rui
    Liu, Bo
    Gemmeke, Tobias
    [J]. PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 65 - 70
  • [33] Design and Analysis of a New Sub-Threshold DTMOS SRAM Cell Structure
    Soleimani-Amiri, Samaneh
    Afzali-Kusha, Ali
    Sammak, Ahmad
    [J]. 2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 50 - 53
  • [34] A Sub-threshold Ultra-Low Power Low-Dropout Regulator
    Truong Van Cong Thuong
    Park, Young-Jun
    Nga, Truong Thi Kim
    Lee, Kang-Yoon
    [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 214 - 215
  • [35] Design considerations and optimisation of clock circuit for ultra-low power sub-threshold applications
    Walunj R.A.
    Pable S.D.
    Kharate G.K.
    [J]. Walunj, R. A. (khulers@gmail.com), 2018, Taylor and Francis Ltd. (15): : 98 - 117
  • [36] Robust ultra-low power sub-threshold DTMOS logic
    Soeleman, Hendrawan
    Roy, Kaushik
    Paul, Bipul
    [J]. Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 25 - 30
  • [37] Design of Triple Gate for Sub-threshold Low Power Applications
    Nesamani, Flavia Princess I.
    Raveendran, Geetanjali
    Prabha, V. Lakshmi
    [J]. DEFENCE SCIENCE JOURNAL, 2017, 67 (02) : 169 - 172
  • [38] Robust ultra-low power sub-threshold DTMOS logic
    Soeleman, H
    Roy, K
    Paul, B
    [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 25 - 30
  • [39] Performance Analysis of Low Power 6T SRAM Cell in 180nm and 90nm
    Kumar, C. Ashok
    Madhavi, B. K.
    Lalkishore, K.
    [J]. PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 351 - 357
  • [40] RRAM-based non-volatile SRAM cell architectures for ultra-low-power applications
    Bazzi, Hussein
    Harb, Adnan
    Aziza, Hassen
    Moreau, Mathieu
    Kassem, Abdallah
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (02) : 351 - 361