共 50 条
- [32] Re-addressing SRAM Design and Measurement for Sub-Threshold Operation in View of Classic 6T vs. Standard Cell Based Implementations [J]. PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 65 - 70
- [33] Design and Analysis of a New Sub-Threshold DTMOS SRAM Cell Structure [J]. 2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 50 - 53
- [34] A Sub-threshold Ultra-Low Power Low-Dropout Regulator [J]. PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 214 - 215
- [35] Design considerations and optimisation of clock circuit for ultra-low power sub-threshold applications [J]. Walunj, R. A. (khulers@gmail.com), 2018, Taylor and Francis Ltd. (15): : 98 - 117
- [36] Robust ultra-low power sub-threshold DTMOS logic [J]. Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 25 - 30
- [38] Robust ultra-low power sub-threshold DTMOS logic [J]. ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 25 - 30
- [39] Performance Analysis of Low Power 6T SRAM Cell in 180nm and 90nm [J]. PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 351 - 357