Performance modeling of a reconfigurable shared buffer for high-speed switch/router

被引:4
|
作者
Wu, Ling [1 ]
Li, Cheng [2 ]
机构
[1] Mem Univ Newfoundland, Inst Marine, St John, NF, Canada
[2] Mem Univ Newfoundland, Fac Engn, St John, NF, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/ICC.2008.1063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Modern switches and routers require massive storage space to buffer packets. This becomes more significant as link speed increases and switch size grows. From the switch design and network traffic perspective, to minimize packet loss, the buffering resource allocated for each switch port is normally based on the worst case scenario, which is usually huge. However, under normal load conditions, the buffer utilization for such configuration is very low. Therefore, we propose a reconfigurable buffer sharing scheme, which is based on the hybrid SRAM/DRAM architecture and can flexibly adjust the buffering space for each port according to the traffic pattern and buffer saturation status. The target is to improve buffer utilization, while not posing much constraint on the buffer speed. In this paper, we study the performance of the proposed buffer sharing scheme using an iterative analytical model under uniform traffic. Performance under non-uniform traffic is studied through simulations. The simulation results fit well with those from the analytical model. Moreover, our results demonstrate that significant performance enhancement can be achieved by sharing the port buffering resources.
引用
收藏
页码:5674 / +
页数:2
相关论文
共 50 条
  • [21] Performance Analysis of Shared Buffer Router Architecture for Low Power Applications
    Deivakani, M.
    Shanthi, D.
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 736 - 744
  • [22] A VLSI interval router for high-speed networks
    Christian, BS
    Zhang, CN
    Mason, R
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 154 - 157
  • [23] A HIGH-SPEED ELECTRONIC SWITCH
    BROOKFOO.E
    BRITISH COMMUNICATIONS AND ELECTRONICS, 1965, 12 (06): : 371 - &
  • [24] HIGH-SPEED ROTARY SWITCH
    DELUCA, PV
    INSTRUMENTS & CONTROL SYSTEMS, 1970, 43 (01): : 24 - &
  • [25] PERFORMANCE MODELING OF HIGH-SPEED TELECOMMUNICATION SYSTEMS
    GANZ, A
    GRILLO, D
    TAKAGI, H
    TANTAWI, A
    PERFORMANCE EVALUATION, 1992, 16 (1-3) : 1 - 4
  • [26] Conducted-Emission Modeling for a High-Speed ECL Clock Buffer
    Jin, Shuai
    Zhang, Yaojiang
    Zhou, Yan
    Bai, Yadong
    Yu, Xuequan
    Fan, Jun
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 594 - 599
  • [27] Modeling Inductive Switching Characteristics of High-Speed Buffer Layer IGBT
    Xue, Peng
    Fu, Guicui
    Zhang, Dong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (04) : 3075 - 3087
  • [28] A High-Throughput Distributed Shared-Buffer NoC Router
    Soteriou, Vassos
    Ramanujam, Rohit Sunkam
    Lin, Bill
    Peh, Li-Shiuan
    IEEE COMPUTER ARCHITECTURE LETTERS, 2009, 8 (01) : 21 - 24
  • [29] BUILDING A HIGH-SPEED PACKET TRANSIT SWITCHING-SYSTEM - HIGH-PERFORMANCE HIGH-SPEED PACKET SWITCH
    HONDA, Y
    DOBASHI, T
    ASAMURA, M
    KAKIZAWA, H
    NTT REVIEW, 1992, 4 (05): : 51 - 55
  • [30] HIGH-SPEED INTERFACE BUFFER 2
    VANDERWALLE, JF
    ELECTRONICS & WIRELESS WORLD, 1986, 93 (1602): : 41 - 43