Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style

被引:46
|
作者
Foroutan, Vahid [1 ]
Taheri, MohammadReza [1 ]
Navi, Keivan [2 ]
Mazreah, Arash Azizi [3 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[3] Islamic Azad Univ, Sirjan Branch, Tehran, Iran
关键词
Ultra Low-Power; GDI; Hybrid CMOS logic style; Full adder; XOR;
D O I
10.1016/j.vlsi.2013.05.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is one of the most important digital components for which many improvements have been made to improve its architecture. In this paper, we present two new symmetric designs for Low-Power full adder cells featuring GDI (Gate-Diffusion Input) structure and hybrid CMOS logic style. The main design objectives for these adder modules are not only providing Low-Power dissipation and high speed but also full-voltage swing. In the first design, hybrid logic style is employed. The hybrid logic style utilizes different logic styles in order to create new full adders with desired performance. This provides the designer with a higher degree of design freedom to target a wide range of applications, hence reducing design efforts. The second design is based on a different new approach which eliminates the need of XOR/XNOR gates for designing full adder cell and also by utilizing GDI (Gate-Diffusion-Input) technique in its structure, it provides Ultra Low-Power and high speed digital component as well as a full voltage swing circuit. Many of the previously reported adders in literature suffered from the problems of low-swing and high noise when operated at low supply voltages. These two new designs successfully operate at low voltages with tremendous signal integrity and driving capability. In order to evaluate the performance of the two new full adders in a real environment, we incorporated two 16-bit ripple carry adders (RCA). The studied circuits are optimized for energy efficiency at 0.13 mu m and 90 nm PD SOI CMOS process technology. The comparison between these two novel circuits with standard full adder cells shows excessive improvement in terms of Power, Area, Delay and Power-Delay-Product (PDP). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:48 / 61
页数:14
相关论文
共 50 条
  • [1] A Novel Low Power Multilpier and Full Adder using Hybrid CMOS Logic
    Vani, A. Swetha
    Lokesh, M. Ratna
    Devi, B. Sowmya
    Kushal, A. K. K. V. N. S.
    Kumar, Aylapogu Pramod
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 1, 2017, : 303 - 307
  • [2] Design and Analysis of Half Adder and Full Adder Using GDI Logic
    Nagaraj, S.
    Prem, P. K. Anand
    Srihari, D.
    Gopi, K.
    JOURNAL OF PHARMACEUTICAL NEGATIVE RESULTS, 2022, 13 : 802 - 814
  • [3] A low-power bootstrapped CMOS full adder
    Hernández, MA
    Aranda, ML
    2005 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONICS ENGINEERING (ICEEE), 2005, : 243 - 246
  • [4] Qualitative Analysis of CMOS Logic Full Adder and GDI Logic Full Adder using 18 nm FinFET Technology
    Bansal, Malti
    Singh, Jasmeet
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 404 - 407
  • [5] Low-voltage low-power CMOS full adder
    Radhakrishnan, D
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (01): : 19 - 24
  • [6] Design and Performance Analysis of Low-Power Hybrid Full Adder Circuit
    Upadhyay, Rahul Mani
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 13 - 23
  • [7] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [8] A new low-power Dynamic-GDI full adder in CNFET technology
    Ghorbani, Ali
    Dolatshahi, Mehdi
    Zanjani, S. Mohammadali
    Barekatain, Behrang
    INTEGRATION-THE VLSI JOURNAL, 2022, 83 : 46 - 59
  • [9] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [10] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,