Power-Aware Variable Partitioning for DSPs With Hybrid PRAM and DRAM Main Memory

被引:9
|
作者
Liu, Tiantian [1 ,2 ]
Zhao, Yingchao [3 ]
Xue, Chun Jason [1 ]
Li, Minming [1 ]
机构
[1] City Univ Hong Kong, Dept Comp Sci, Hong Kong, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Cloud Comp Ctr, Dongguan 523808, Peoples R China
[3] Caritas Inst Higher Educ, Dept Comp Sci, Hong Kong, Hong Kong, Peoples R China
关键词
Variable partitioning; instruction scheduling; hybrid PRAM and DRAM; PHASE-CHANGE MEMORY;
D O I
10.1109/TSP.2013.2261295
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase change random access memory (PRAM) is one kind of nonvolatile memory, which is desirable to be used for DSP systems as main memory, as it consumes less power than DRAM and is much denser than DRAM. In this paper, we utilize a hybrid main memory composed of DRAM and PRAM, which leverages the low power consumption of PRAM while minimizing the performance and lifetime degradation caused by PRAM write. To make full use of different advantages of DRAM and PRAM, especially for the application-specific DSP systems, we reconsider the variable partitioning and instruction scheduling problems on the hybrid main memory. Different optimization objectives, for example power consumption, schedule length, and the number of writes on PRAM, are considered. At the same time, different kinds of hybrid architectures are analyzed. Graph models, ILP model, and algorithms are proposed for different settings. Experiments show that the proposed techniques reduce up to 49% power consumption and 88% the number of writes on PRAM on average.
引用
收藏
页码:3509 / 3520
页数:12
相关论文
共 50 条
  • [21] A new breed of power-aware hybrid shifters
    Ramadoss, R
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 143 - 146
  • [22] PAHON: Power-Aware Hybrid Optical Network
    Dizaji, Lida Ghaemi
    Rahbar, Akbar Ghaffarpour
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2018, 117 : 1 - 16
  • [23] LOW COST ECC SCHEMES FOR IMPROVING THE RELIABILITY OF DRAM plus PRAM MAIN MEMORY SYSTEMS
    Mao, Manqing
    Yang, Chengen
    Xu, Zihan
    Cao, Yu
    Chakrabarti, Chaitali
    [J]. PROCEEDINGS OF THE 2014 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2014), 2014, : 139 - 144
  • [24] Address Assignment Sensitive Variable Partitioning and scheduling for DSPs with multiple memory banks
    Xue, Chun Jason
    Liu, Tiantian
    Shao, Zili
    Hu, Jingtong
    Jia, Zhiping
    Jia, Weijia
    Sha, Edwin H. -M.
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-12, 2008, : 1453 - +
  • [25] Power-aware Computing with Optane Persistent Memory Modules
    Kozhokanova, Anara
    Wang, Bo
    Terboven, Christian
    Mueller, Matthias
    [J]. 2023 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW, 2023, : 26 - 31
  • [26] POWER-AWARE AUTOMATED HYBRID PIPELINING OF COMBINATIONAL CIRCUITS
    Talukdar, Priyankar
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, INFORMATICS, COMMUNICATION AND ENERGY SYSTEMS (SPICES), 2015,
  • [27] An Automotive Specific MILP Model Targeting Power-Aware Function Partitioning
    Walla, Gregor
    Herkersdorf, Andreas
    Enger, Andre S.
    Barthels, Andreas
    Michel, Hans-Ulrich
    [J]. 2014 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS XIV), 2014, : 299 - 306
  • [28] Power-Aware Data Management Based on Hybrid RAM-NVM Memory for Smart Bracelet
    Jin-Yu Zhan
    Jun-Huan Yang
    Wei Jiang
    Yi-Xin Li
    Yi-Ming Zhang
    [J]. Journal of Electronic Science and Technology, 2017, 15 (04) : 385 - 390
  • [29] Embedded power-aware cycle by cycle variable speed processor
    Boyer, F. R.
    Epassa, H. G.
    Savaria, Y.
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (04): : 283 - 290
  • [30] Energy-Efficient Hybrid DRAM/NVM Main Memory
    Hassan, Ahmad
    Vandierendonck, Hans
    Nikolopoulos, Dimitrios S.
    [J]. 2015 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURE AND COMPILATION (PACT), 2015, : 492 - 493