共 50 条
- [21] A new breed of power-aware hybrid shifters [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 143 - 146
- [23] LOW COST ECC SCHEMES FOR IMPROVING THE RELIABILITY OF DRAM plus PRAM MAIN MEMORY SYSTEMS [J]. PROCEEDINGS OF THE 2014 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2014), 2014, : 139 - 144
- [24] Address Assignment Sensitive Variable Partitioning and scheduling for DSPs with multiple memory banks [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-12, 2008, : 1453 - +
- [25] Power-aware Computing with Optane Persistent Memory Modules [J]. 2023 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW, 2023, : 26 - 31
- [26] POWER-AWARE AUTOMATED HYBRID PIPELINING OF COMBINATIONAL CIRCUITS [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, INFORMATICS, COMMUNICATION AND ENERGY SYSTEMS (SPICES), 2015,
- [27] An Automotive Specific MILP Model Targeting Power-Aware Function Partitioning [J]. 2014 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS XIV), 2014, : 299 - 306
- [29] Embedded power-aware cycle by cycle variable speed processor [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (04): : 283 - 290
- [30] Energy-Efficient Hybrid DRAM/NVM Main Memory [J]. 2015 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURE AND COMPILATION (PACT), 2015, : 492 - 493