A Verification-Aware Design Methodology for Thread Pipelining Parallelization

被引:0
|
作者
Jian, Guo-An [1 ]
Chien, Cheng-An [1 ]
Chen, Peng-Sheng [1 ]
Guo, Jiun-In [2 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
来源
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS | 2012年 / E95D卷 / 10期
关键词
verification; 3D depth map generation; pipeline; parallel computing; behavior model;
D O I
10.1587/transinf.E95.D.2505
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a verification-aware design methodology that provides developers with a systematic and reliable approach to performing thread-pipelining parallelization on sequential programs. In contrast to traditional design flow, a behavior-model program is constructed before parallelizing as a bridge to help developers gradually leverage the technique of thread-pipelining parallelization. The proposed methodology integrates verification mechanisms into the design flow. To demonstrate the practicality of the proposed methodology, we applied it to the parallelization of a 3D depth map generator with thread pipelining. The parallel 3D depth map generator was further integrated into a 3D video playing system for evaluation of the verification overheads of the proposed methodology and the system performance. The results show the parallel system can achieve 33.72 fps in D1 resolution and 12.22 fps in HD720 resolution through a five-stage pipeline. When verifying the parallel program, the proposed verification approach keeps the performance degradation within 23% and 21.1% in D1 and HD720 resolutions, respectively.
引用
收藏
页码:2505 / 2513
页数:9
相关论文
共 50 条
  • [31] Design verification methodology for a solenoid valve for industrial applications
    Park, Chang-Dae
    Lim, Byung-Ju
    Chung, Kyung-Yul
    JOURNAL OF MECHANICAL SCIENCE AND TECHNOLOGY, 2015, 29 (02) : 677 - 686
  • [32] Interlayer Design Verification methodology using contour image
    Minyoung-Shim
    Seoksan-Kim
    Sungmin-Park
    Seiryung-Choi
    Namjung-Kang
    Hyunju-Sung
    Jinwoo-Choi
    Jaepil-Shin
    Jaekyun-Park
    Myungseob-Shim
    Hyeongsun-Hong
    Kyupil-Lee
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY X, 2016, 9781
  • [33] Wireless Power Transfer System Design Methodology - analysis, design, verification
    Frivaldsky, M.
    Pavelek, M.
    Kindl, V
    Zavrel, M.
    13TH INTERNATIONAL CONFERENCE ON ELEKTRO (ELEKTRO 2020), 2020,
  • [34] A novel lithography design and verification methodology with patterning failure
    Miyoshi, Seiro
    Kobayashi, Yuuji
    Tanaka, Satoshi
    Kawano, Kenji
    Hashimoto, Kohji
    Inoue, Soichi
    LITHOGRAPHY ASIA 2008, 2008, 7140
  • [35] Design of SoC Verification Platform Based on VMM Methodology
    Kong, Lu
    Wu, Wu-Chen
    He, Yong
    He, Ming
    Zhou, Zhong-Hua
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1272 - 1275
  • [36] FPGA Verification Methodology for SiSoC Based SoC Design
    Huang, Xu
    Liu, LinTao
    Li, YuJing
    Liu, LunCai
    Huang, XiaoZong
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [37] Improving a Design Methodology of Synthesizable VHDL With Formal Verification
    Perpetuo Costa Marques, Luis Gustavo
    de Queiroz, Max Hering
    Farines, Jean-Marie
    2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 51 - 54
  • [38] Reusable Platform Design Methodology For SoC Integration And Verification
    Cho, Kwanghyun
    Kim, Jaebeom
    Jung, Euibong
    Kim, Sik
    Li, Zhenmin
    Cho, Young-Rae
    Min, Byeong
    Choi, Kyu-Myung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 78 - 81
  • [39] On the design and verification methodology of the look-aside interface
    Habibi, A
    Ahmed, AI
    Mohamed, OA
    Tahar, S
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2005, : 290 - 295
  • [40] Advanced Reliability-Aware Verification for Robust Circuit Design
    Wang, Joddy
    Lee, Frank
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,