Single-electron transistor based on a silicon-on-insulator quantum wire fabricated by a side-wall patterning method

被引:27
|
作者
Kim, DH
Sung, SK
Sim, JS
Kim, KR
Lee, JD
Park, BG
Choi, BH
Hwang, SW
Ahn, D
机构
[1] Seoul Natl Univ, ISRC, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
[3] Univ Seoul, iQUIPS, Seoul 130743, South Korea
关键词
D O I
10.1063/1.1421081
中图分类号
O59 [应用物理学];
学科分类号
摘要
We propose and implement a promising fabrication technology for geometrically well-defined single-electron transistors based on a silicon-on-insulator quantum wire and side-wall depletion gates. The 30-nm-wide silicon quantum wire is defined by a combination of conventional photolithography and process technology, called a side-wall patterning method, and depletion gates for two tunnel junctions are formed by the doped polycrystalline silicon sidewall. The good uniformity of the wire suppresses unexpected potential barriers. The fabricated device shows clear single-electron tunneling phenomena by an electrostatically defined single island at liquid nitrogen temperature and insensitivity of the Coulomb oscillation period to gate bias conditions. (C) 2001 American Institute of Physics.
引用
收藏
页码:3812 / 3814
页数:3
相关论文
共 50 条
  • [1] Fabrication and Characterization of Sidewall Defined Silicon-on-Insulator Single-Electron Transistor
    Jung, Young Chai
    Cho, Keun Hwi
    Hong, Byoung Hak
    Son, Seung Hun
    Kim, Duk Soo
    Whang, Dongmok
    Hwang, Sung Woo
    Yu, Yuri Seop
    Ahn, David
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (05) : 544 - 550
  • [2] Single-electron memory fabricated from doped silicon-on-insulator film
    Sakamoto, Toshitsugu
    Kawaura, Hisao
    Baba, Toshio
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1999, 38 (10): : 5851 - 4852
  • [3] Single-electron memory fabricated from doped silicon-on-insulator film
    Sakamoto, T
    Kawaura, H
    Baba, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (10): : 5851 - 5852
  • [4] Full Quantum Simulation of Silicon-on-Insulator Single-Electron Devices
    Heinz F.O.
    Schenk A.
    Scholze A.
    Fichtner W.
    Journal of Computational Electronics, 2002, 1 (1-2) : 161 - 164
  • [5] Single electron transistor fabricated on heavily doped silicon-on-insulator substrate
    Manninen, A
    Kauranen, J
    Pekola, J
    Savin, A
    Kamp, M
    Emmerling, M
    Forchel, A
    Prunnila, M
    Ahopelto, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (3B): : 2013 - 2016
  • [6] Single-electron tunneling in silicon-on-insulator nano-wire transistors
    Cho, KH
    Son, SH
    Hong, SH
    Kim, BC
    Hwang, SW
    Ahn, D
    Park, BG
    Naser, B
    Lin, JF
    Bird, JP
    Ferry, DK
    SUPERLATTICES AND MICROSTRUCTURES, 2003, 34 (3-6) : 245 - 251
  • [7] Silicon single-electron tunneling device fabricated in an undulated ultrathin silicon-on-insulator film
    Uchida, K
    Koga, J
    Ohba, R
    Takagi, S
    Toriumi, A
    JOURNAL OF APPLIED PHYSICS, 2001, 90 (07) : 3551 - 3557
  • [8] Single-electron transistor in silicon-on-insulator with Schottky-contact tunnel barriers
    Fukui, H
    Fujishima, M
    Hoh, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1997, 36 (6B): : 4147 - 4150
  • [9] Single-electron transistors based on self-assembled silicon-on-insulator quantum dots
    Wolf, Conrad R.
    Thonke, Klaus
    Sauer, Rolf
    APPLIED PHYSICS LETTERS, 2010, 96 (14)
  • [10] Fabrication and Characterization of a Single Electron Transistor Based on a Silicon-on-Insulator
    苏丽娜
    吕利
    李欣幸
    秦华
    顾晓峰
    Chinese Physics Letters, 2015, (04) : 98 - 100