Phase detectors/phase frequency detectors for high performance PLLs

被引:3
|
作者
Yoshizawa, H [1 ]
Taniguchi, K
Nakashi, K
机构
[1] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, Dept Elect, Fukuoka 812, Japan
[2] Kyushu Univ, Grad Sch Informat Sci & Elect Engn, Dept Elect & Elect Syst Engn, Fukuoka 812, Japan
[3] Kurume Inst Technol, Dept Elect & Informat Engn, Kurume, Fukuoka, Japan
关键词
PLL; PD; PFD; dynamic CMOS logic; feedforward reset; delay cell with VCO replica;
D O I
10.1023/A:1014428400796
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Phase Frequency Detectors (PFDs) for use in clock distribution PLLs and Phase Detectors (PDs) for clock recovery PLLs that we have proposed recently to achieve high performance are reviewed and discussed. For the PFD, operating speed limitation and phase detecting characteristics are improved with two kinds of approaches, i.e., gate/logic design and configuration design. For the PD, a simple compensation technique to prevent the deterioration of the phase detecting characteristics by D-F/F and a new PD with delay cell of VCO replica are proposed to reduce the jitter caused by PD. By SPICE simulations and experiments, it is confirmed that the maximum operating speed of PFD is improved to more than twice of conventional one and the jitter caused by PD is reduced to a minimum level.
引用
收藏
页码:217 / 226
页数:10
相关论文
共 50 条
  • [1] Phase Detectors/Phase Frequency Detectors for High Performance PLLs
    Hiroyasu Yoshizawa
    Kenji Taniguchi
    Kenichi Nakashi
    [J]. Analog Integrated Circuits and Signal Processing, 2002, 30 : 217 - 226
  • [2] FAST PLLS DEMAND SPEEDY PHASE-FREQUENCY DETECTORS
    JORDAN, P
    [J]. ELECTRONIC DESIGN, 1988, 36 (21) : 109 - &
  • [3] Performance Analysis of MPSK Phase Detectors for Carrier Synchronization PLLs at Low SNRs
    Jiang, Wei
    Cui, Yifei
    [J]. IEEE COMMUNICATIONS LETTERS, 2014, 18 (12) : 2133 - 2136
  • [4] Modeling the High-Frequency Degradation of Phase/Frequency Detectors
    Chen, Roger Yubtzuan
    Yang, Zong-Yi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 394 - 398
  • [5] Analysis of Phase Noise in Phase/Frequency Detectors
    Homayoun, Aliakbar
    Razavi, Behzad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 529 - 539
  • [6] EXACT DESCRIPTION OF PLLS WITH EDGE-TRIGGERED PHASE-DETECTORS
    HAUKE, W
    SAALFRANK, W
    [J]. AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1987, 41 (05): : 273 - 280
  • [7] The synthesis of digital frequency and phase detectors
    Solovieva, EB
    [J]. 1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 174 - 177
  • [8] Phase/frequency detectors for high-speed PLL applications
    Jeon, SO
    Cheung, TS
    Choi, WY
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2120 - 2121
  • [9] Pulse phase-frequency detectors in high-speed frequency synthesizers
    Kacharmina, E. G.
    Timofeev, A. A.
    Chudnikov, V. V.
    Shakhtarin, B. I.
    [J]. 2018 SYSTEMS OF SIGNAL SYNCHRONIZATION, GENERATING AND PROCESSING IN TELECOMMUNICATIONS (SYNCHROINFO), 2018,
  • [10] Two novel phase-frequency detectors
    Kikkert, Cornelis J.
    [J]. 2006 IEEE Asia Pacific Conference on Circuits and Systems, 2006, : 712 - 715