A Novel Power-Efficient Architecture For High-Speed Flash ADCs

被引:0
|
作者
Moslemi, Mohsen [1 ]
Babayan-Mashhadi, Samaneh [1 ]
机构
[1] Imam Reza Int Univ, Dept Elect Engn, Mashhad, Iran
关键词
Flash ADC; Low-power design techniques; Optimum mixed-signal ADC design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new architecture for a low-power highspeed Flash Analog-to-Digital Converter (ADC) is presented. Unlike conventional Full-Flash architecture in which power consumption is increased exponentially with the increase of resolution, in this proposed architecture, power consumption varies approximately linearly with the growth of resolution. In fact, by taking advantage of initial intelligent comparison, the number of required preamplifiers and latches are significantly reduced. Besides, by using simple logic gates, many additional circuitries such as complicated encoder and bubble-error correction circuits have been avoided. As a result, minimum power consumption would be achieved. The operation of the proposed ADC has been verified in both systematic and circuit-level implementation. Simulation results of a 6-bit 1GS/s Flash ADC in 0.18 mu m CMOS technology reveals that in compare with the conventional architecture, power is saved to more than 70%. At Nyquist sampling rate, ADC has the total harmonic distortion (THD) of -34dB and FOM of 0.2pJ/conversion at supply voltage of 1.8V.
引用
收藏
页码:247 / 250
页数:4
相关论文
共 50 条
  • [1] A power-efficient architecture for high-speed D/A converters
    Farzan, K
    Johns, DA
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 897 - 900
  • [2] Technologies for High-speed and Power-efficient Routers and Switches
    Yamada, Masaki
    Toyoda, Hidehiro
    Yazaki, Takeki
    Nishimura, Shinji
    [J]. 2008 14TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, (APCC), VOLS 1 AND 2, 2008, : 243 - 246
  • [3] Stacked Multi-Channel Receiver Architecture for Power-Efficient High-Speed Optical Links
    Li, Dan
    Guo, Zhuoqi
    Shi, Yongjun
    Zhang, Yihua
    Yang, Dong
    Gao, Shengwei
    Gui, Xiaoyan
    Fan, Shiquan
    Geng, Li
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2019, 31 (07) : 501 - 504
  • [4] Compact, High-Speed and Power-Efficient Electrooptic Plasmonic Modulators
    Cai, Wenshan
    White, Justin S.
    Brongersma, Mark L.
    [J]. NANO LETTERS, 2009, 9 (12) : 4403 - 4411
  • [5] FLASH ADCS PROVIDE THE BASIS FOR HIGH-SPEED CONVERSION
    KESTER, W
    [J]. EDN, 1990, 35 (01) : 101 - &
  • [6] A Novel ROM Architecture for Reducing Bubble and Metastability Errors in High Speed Flash ADCs
    Rahman, Mustafijur
    Baishnab, K. L.
    Talukdar, F. A.
    [J]. 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS COMMUNICATIONS AND COMPUTERS (CONIELECOMP 2010), 2010, : 15 - 19
  • [7] A new successive approximation architecture for high-speed low-power ADCs
    Dabbagh-Sadeghipour, K
    Hadidi, K
    Khoei, A
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (03) : 217 - 223
  • [9] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [10] Characterizing the impact of substrate noise on high-speed flash ADCs
    Nikaeen, Parastoo
    Murmann, Boris
    Dutton, Robert W.
    [J]. ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 396 - 400