Design of high-yield defect-tolerant self-assembled nanoscale memories

被引:0
|
作者
Venkatasubramanian, Girish [1 ]
Boykin, P. Oscar [1 ]
Figueiredo, Renato J. [1 ]
机构
[1] Univ Florida, Adv Comp & Informat Syst Lab, Gainesville, FL 32611 USA
关键词
nanomemories; defect tolerance; yield;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Self-assembled nanoscale memories experience a high degree of hard defects compared to microscale memories. These defects degrade the yield and, along with operational faults, degrade the mean time to failure (MTTF). The common way to tolerate these defects is to reconfigure the defective elements with spares. Hence, the amount of spares is very important and a systematic yield-driven design approach to decide the amount and the allocation of these spares is essential. In this paper, we develop such a design method. We formulate a probabilistic model for the reliability of a memory considering an unclustered defect distribution with Error Correcting Code and reconfiguration using spares local to the lowest hierarchical sub-unit. Using this model, we estimate the yield and MTTF of the memory and develop a method to design the memory for high yield.
引用
收藏
页码:77 / 84
页数:8
相关论文
共 50 条