Design Quality Trade-Off Studies for 3-D ICs Built With Sub-Micron TSVs and Future Devices

被引:15
|
作者
Kim, Dae Hyun [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Device; interconnect; three-dimensional integrated circuit (3-D IC); through-silicon via (TSV); SILICON;
D O I
10.1109/JETCAS.2012.2193840
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon vias (TSVs) have two negative effects in the design of three-dimensional integrated circuits (3-D ICs). First, TSV insertion leads to silicon area overhead. In addition, nonnegligible TSV capacitance causes delay overhead in 3-D signal paths. Therefore, obtaining all benefits such as wirelength reduction and performance improvement from 3-D ICs is highly dependent on TSV size and capacitance. Meanwhile, TSVs are downscaled to minimize their negative effects, and sub-micron TSVs are expected to be fabricated in the near future. At the same time, the devices are also downscaled beyond 32 nm and 22 nm, so future 3-D ICs will very likely be built with sub-micron TSVs and advanced device technologies. In this paper, we investigate the impact of sub-micron TSVs on the quality of today and future 3-D ICs. For future process technologies, we develop 22 nm and 16 nmlibraries. Using these future process libraries and an existing 45 nm library, we generate 3-D IC layouts with different TSV sizes and capacitances and study the impact of sub-micron TSVs thoroughly.
引用
收藏
页码:240 / 248
页数:9
相关论文
共 24 条
  • [1] Design Quality Tradeoff Studies for 3D ICs Built with Nano-scale TSVs and Devices
    Yang, Kaiyuan
    Kim, Dae Hyun
    Lim, Sung Kyu
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 740 - 746
  • [2] Built-In Self-Repair Scheme for the TSVs in 3-D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (10) : 1600 - 1613
  • [3] 3-D Defect Localization by Measurement and Modeling of the Dynamics of Heat Transport in Deep Sub-Micron Devices
    Reverdy, A.
    de la Bardonnie, M.
    Kwakman, L. F. Tz.
    Lamy, M.
    Wyon, C.
    Doukkali, A.
    Murray, H.
    Perdu, P.
    ISTFA 2007, 2007, : 20 - +
  • [4] Accelerating 3-D capacitance extraction in deep sub-micron VLSI design using vector/parallel computing
    Shahbazi, Nima
    Sarbazi-Azad, Hamid
    2007 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, VOLS 1 AND 2, 2007, : 807 - +
  • [5] Characterization of the Proximity Effect from Tungsten TSVs on 130-nm CMOS Devices in 3-D ICs
    Han, Sangwook
    Wentzloff, David D.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 2025 - 2029
  • [6] Impact of Charge Trapping Layer Thickness and New Trade-Off in Performance Characteristics of 3-D SONOS Devices
    Arreghini, Antonio
    Kar, Gouri Sankar
    Van den Bosch, Geert
    Van Houdt, Jan
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (05) : 632 - 634
  • [7] Trade-off between high-side capability and substrate minority carrier injection in deep sub-micron smart power technologies
    Khemka, V
    Parthasarathy, V
    Zhu, R
    Bose, A
    Roggenbauer, T
    ISPSD'03: 2003 IEEE 15TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS PROCEEDINGS, 2003, : 241 - 244
  • [8] Prescribed 3-D Direct Writing of Suspended Micron/Sub-micron Scale Fiber Structures via a Robotic Dispensing System
    Yuan, Hanwen
    Cambron, Scott D.
    Keynton, Robert S.
    JOVE-JOURNAL OF VISUALIZED EXPERIMENTS, 2015, (100):
  • [9] 3-D Geant4 Simulation of Deep Sub-micron SOI SRAM Irradiated by Proton
    Guo, Shuo
    Bi, Jinshun
    Luo, Jiajun
    Han, Zhengsheng
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [10] Sub-micron sized periodic 3-D surface structures fabricated by femtosecond UV laser pulses
    Klein-Wiele, JH
    Simon, P
    FOURTH INTERNATIONAL SYMPOSIUM ON LASER PRECISION MICROFABRICATION, 2003, 5063 : 445 - 448