Design on the low-capacitance bond pad for high-frequency I/O circuits in CMOS technology

被引:8
|
作者
Ker, MD [1 ]
Jiang, HC
Chang, CY
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 30039, Taiwan
[2] SoC Technol Ctr, Analog IP Technol Sect, Ind Technol Res Inst, Hsinchu, Taiwan
关键词
bond pad; high-speed I/O; low capacitance pad; parasitic capacitance;
D O I
10.1109/16.974736
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new structure design of bond pad is proposed to reduce its parasitic capacitance in general CMOS processes without extra process modification. The proposed bond pad is constructed by connecting multilayer metals and inserting additional diffusion layers into the substrate below the metal layers. The metal layers except top metal layer are designed with special patterns, which have smaller area than that in the traditional bond pad. Both the additional diffusion layers and patterned metal layers are used to reduce the parasitic capacitance of bond pad. An experimental test chip has been designed and fabricated to investigate the reduction of parasitic capacitance of the bond pad. The bonding reliability tests on the fabricated bond pad, including the ball-shear and wire-pull tests, are also used to verify the bonding adhesion. The experimental results show that the proposed low-capacitance bond pad has a capacitance less than 50% of that in the traditional bond pad. The new proposed bond pads can also keep the same good bonding reliability as that of a traditional bond pad.
引用
收藏
页码:2953 / 2956
页数:4
相关论文
共 50 条
  • [1] Design of low-capacitance bond pad for high-frequency I/O applications in CMOS integrated circuits
    Ker, MD
    Jiang, HC
    Chang, CY
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 293 - 296
  • [2] Ultra low-capacitance bond pad for RF applications in CMOS technology
    Hsiao, Yuan-Wen
    Ker, Ming-Dou
    [J]. 2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 303 - +
  • [3] Bond pad design with low capacitance in CMOS technology for RF applications
    Hsiao, Yuan-Wen
    Ker, Ming-Dou
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (01) : 68 - 70
  • [4] Low capacitance and high isolation bond pad for high-frequency RFICs
    Chong, K
    Xie, YH
    [J]. IEEE ELECTRON DEVICE LETTERS, 2005, 26 (10) : 746 - 748
  • [5] MONO POLY TECHNOLOGY FOR FABRICATING LOW-CAPACITANCE CMOS INTEGRATED-CIRCUITS
    IPRI, AC
    JASTRZEBSKI, LL
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (08) : 1382 - 1383
  • [6] An Active Low Input Capacitance Bond Pad for CMOS Sensor Interface Circuits
    Keil, Stefan
    Ebensberger, Yvonne C.
    Thewes, Roland
    [J]. 2019 IEEE 8TH INTERNATIONAL WORKSHOP ON ADVANCES IN SENSORS AND INTERFACES (IWASI), 2019, : 255 - 257
  • [7] SPICE simulation: Low-capacitance TVS devices for high-frequency applications
    Hutchins, D.W.
    [J]. 2001, Geological Society of Norway (18):
  • [8] Low-capacitance ESD protection design for high-speed I/O interfaces in a 130-nm CMOS process
    Hsiao, Yuan-Wen
    Ker, Ming-Dou
    [J]. MICROELECTRONICS RELIABILITY, 2009, 49 (06) : 650 - 659
  • [9] Study on Low-Capacitance Inductors for a High-Frequency Quasi-Z-Source Inverter
    Wolski, Kornel
    Rabkowski, Jacek
    Zdanowski, Mariusz
    [J]. 2017 19TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'17 ECCE EUROPE), 2017,
  • [10] Low-Capacitance SCR Structure for RF I/O Application
    Dong, Shurong
    Miao, Meng
    Wu, Jian
    Zeng, Jie
    Liu, Zhiwei
    Liou, Juin J.
    [J]. IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2013, 55 (02) : 241 - 247