An ISFET Design Methodology Incorporating CMOS Passivation

被引:0
|
作者
Sohbati, Mohammadreza [1 ]
Liu, Yan [1 ]
Georgiou, Pantelis [1 ]
Toumazou, Christofer [1 ]
机构
[1] Univ London Imperial Coll Sci Technol & Med, Ctr Bioinspired Technol, London SW7 2AZ, England
关键词
FIELD-EFFECT TRANSISTORS; NOISE; DRIFT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel methodology for designing CMOS based Ion-sensitive Field-effect Transistors (ISFETs) taking into account the effects of passivation layer degradation. This allows more efficient implementation as well known challenges such as drift, threshold voltage variation, noise and dynamic range can be optimised through this methodology. By introducing a new term representing the influence of both chemical and electrical ISFET device dimensions, a more complete formulation is derived for current-voltage characteristics of the device. Using this, a potential 20% variation in sensing membrane that can result in up to 25% and 400% deviations respectively in trans-conductance and threshold voltage of the FET, can be suppressed to less than 1%. Furthermore this allows design of ISFETs which are less susceptible to variation due to drift. This ultimately allows proper and more accurate usage of ISFETs directly in processing circuitry rather than being used as stand alone sensors.
引用
收藏
页码:65 / 68
页数:4
相关论文
共 50 条
  • [31] High precision CMOS opamp suitable for ISFET readout
    Zhang, Chong
    Yang, Haigang
    Wei, Jinbao
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (04): : 686 - 692
  • [32] ISFET characteristics in CMOS and their application to weak inversion operation
    Georgiou, Pantelis
    Toumazou, Christofer
    SENSORS AND ACTUATORS B-CHEMICAL, 2009, 143 (01): : 211 - 217
  • [33] Design of an extremely low cutoff frequency highpass frontend for CMOS ISFET via direct tunnelling principle
    Liang, Jing
    Lv, Yanjin
    Hu, Yuanqi
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [34] Multiple-ISFET integrated with CMOS interface circuits
    Tsukada, Keiji
    Maruizumi, Takuya
    Miyagi, Hiroyuki
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1988, 71 (12): : 93 - 99
  • [35] Design of an Extreme Low Cutoff Frequency Highpass Frontend for CMOS ISFET via Direct Tunneling Principle
    Liang, Jing
    Hu, Yuanqi
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2021, 15 (02) : 210 - 220
  • [36] Experimental and theoretical investigation for highways incorporating geotextile design methodology
    Cicek, Elif
    ROAD MATERIALS AND PAVEMENT DESIGN, 2020, 21 (04) : 965 - 984
  • [37] CMOS Amplifier Design Based on Extended gm/ID Methodology
    Aghighi, Amin
    Atkinson, Jacob
    Bybee, Nickolas
    Anderson, Stuart
    Crane, Mitchell
    Bailey, Anthony
    Morell, Reuben
    Hassanin, Ahmed
    Tajalli, Armin
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [38] Design Methodology for an All CMOS Bandgap Voltage Reference Circuit
    Madeira, Ricardo
    Paulino, Nuno
    TECHNICAL INNOVATION FOR SMART SYSTEMS (DOCEIS 2017), 2017, 499 : 439 - 446
  • [39] A Design Methodology for an Integrated CMOS Instrumentation Amplifier for Bioespectroscopy Applications
    Hernandez Sanabria, Elkyn
    Amaya Palacio, Jose
    Hernandez Herrera, Hugo
    Van Noije, Wilhelmus
    2017 CHILEAN CONFERENCE ON ELECTRICAL, ELECTRONICS ENGINEERING, INFORMATION AND COMMUNICATION TECHNOLOGIES (CHILECON), 2017,
  • [40] Design of CMOS Instrumentation Amplifier Using gm/ID Methodology
    Eswaran, Deepan
    Devi, J. Dhurga
    Ramakrishna, P., V
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 29 - 32