Electrical and Thermal Co-Design for High-Power FPGA Packages

被引:4
|
作者
Shi, Hong [1 ]
Tan, Siow Chek [1 ]
Ahn, Jae-Gyung [1 ]
Refai-Ahmed, Gamal [1 ]
Ramalingam, Suresh [1 ]
机构
[1] Xilinx Inc, San Jose, CA 95124 USA
关键词
Ball grid array (BGA); capacitor; dc current; electromigration (EM); field-programmable gate array (FPGA) packages; high current; high power; power distribution networks (PDNs); supply noise suppression; thermal; time-dependent dielectric breakdown (TDDB);
D O I
10.1109/TCPMT.2017.2789285
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes a systematic approach to design field-programmable gate array (FPGA) package for high-power applications. As the power consumption is up to multi-hundred watts, not only the heat dissipation becomes a challenge, but the temperature-induced reliability concerns also mount up in the high current and noise-sensitive packages. Two most profound phenomena are substrate electromigration (EM) and package decoupling capacitor time-dependent dielectric breakdown (TDDB). The impact of EM is on maximum current-carrying capability, and impact of TDDB is on voltage noise suppression capability. However, we find both traditional static way of EM calculation and the legacy design considerations are oversimplified and insufficient for high-power products. In this paper, we report an enhanced methodology to derive substrate EM failure rate from composite current and temperature distributions. Moreover, we incorporate capacitor TDDB into the design flow to optimize capacitor lifetime for effective voltage noise suppression. In the end, we apply the electrical and thermal code-sign to a 16-nm, 200-A, high-power FPGA meeting all current and dynamic noise specifications.
引用
收藏
页码:511 / 518
页数:8
相关论文
共 50 条
  • [41] On Teaching Hardware/Software Co-design using FPGA
    Bencheva, N.
    Kostadinov, N.
    Ruseva, Y.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2010, (06) : 91 - 94
  • [42] ELECTRICAL INTERLOCK DESIGN FOR COMPLEX HIGH-POWER SWITCHING NETWORKS
    LIDGATE, D
    AITCHISON, PW
    ACOCK, D
    PROCEEDINGS OF THE INSTITUTION OF ELECTRICAL ENGINEERS-LONDON, 1979, 126 (02): : 152 - 158
  • [43] Study on Thermal Design of High-power Power Supply with Synchronous Rectifiers
    Deng, Kaiyuan
    He, Mingzhi
    GREEN ENERGY AND SUSTAINABLE DEVELOPMENT I, 2017, 1864
  • [44] Model-Architecture Co-Design for High Performance Temporal GNN Inference on FPGA
    Zhou, Hongkuan
    Zhang, Bingyi
    Kannan, Rajgopal
    Prasanna, Viktor
    Busart, Carl
    2022 IEEE 36TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS 2022), 2022, : 1108 - 1117
  • [45] Co-Design in Electrical Medical Beds with Caregivers
    Bacchin, Davide
    Pernice, Gabriella Francesca Amalia
    Pierobon, Leonardo
    Zanella, Elena
    Sardena, Marcello
    Malvestio, Marino
    Gamberini, Luciano
    INTERNATIONAL JOURNAL OF ENVIRONMENTAL RESEARCH AND PUBLIC HEALTH, 2022, 19 (23)
  • [46] High-power MOSFET packages muscle in on high-density power systems
    Alderman, A
    Bull, C
    ELECTRONIC PRODUCTS MAGAZINE, 1999, 41 (10): : 33 - 34
  • [47] BeO packages house high-power components - BeO packages, part 2
    Sepulveda, JL
    Sigliano, R
    MICROWAVES & RF, 1998, 37 (04) : 107 - +
  • [48] An FPGA Architecture for ASIC-FPGA Co-Design to Streamline Processing of IDSs
    Sato, Tomoaki
    Chivapreecha, Sorawat
    Moungnoul, Phichet
    Higuchi, Kohji
    2016 INTERNATIONAL CONFERENCE ON COLLABORATION TECHNOLOGIES AND SYSTEMS (CTS), 2016, : 412 - 417
  • [49] Design and Implementation of CPU & FPGA Co-Design Tester for SDN Switches
    Jiang, Yue
    Chen, Hongyi
    Yang, Xiangrui
    Sun, Zhigang
    Quan, Wei
    ELECTRONICS, 2019, 8 (09)
  • [50] Thermal Optimization of a High-Power Salient-Pole Electrical Machine
    Bornschlegell, Augusto Salomao
    Pelle, Julien
    Harmand, Souad
    Fasquelle, Aurelie
    Corriou, Jean-Pierre
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2013, 60 (05) : 1734 - 1746